期刊文献+

A New Method for Optimizing Layout Parameter ofan Integrated On-Chip Inductor in CMOSRF IC's 被引量:1

下载PDF
导出
摘要 Analyzing the influence on Q factor, which was caused by the parasitic effect in a CMOS RF on chip integrated inductor, a concise method to increase the Q factor has been obtained when optimizing the layout parameter. Using this method, the Q factor of 7.9 can be achieved in a 5nH inductor (operating frequency is 2GHz) while the errors in inductance are less than 0.5% compared with the aimed values. It is proved by experiments that this method can guarantee the sufficient accuracy but require less computation time. Therefore, it is of great use for the design of the inductor in CMOS RF IC’s. Analyzing the influence on Q factor, which was caused by the parasitic effect in a CMOS RF on chip integrated inductor, a concise method to increase the Q factor has been obtained when optimizing the layout parameter. Using this method, the Q factor of 7.9 can be achieved in a 5nH inductor (operating frequency is 2GHz) while the errors in inductance are less than 0.5% compared with the aimed values. It is proved by experiments that this method can guarantee the sufficient accuracy but require less computation time. Therefore, it is of great use for the design of the inductor in CMOS RF IC's.
作者 李力南 钱鹤
出处 《Journal of Semiconductors》 CSCD 北大核心 2000年第12期1157-1163,共7页 半导体学报(英文版)
  • 相关文献

参考文献1

  • 1Chang J Y C,IEEE Electron Device Lett,1993年,14卷,246页

同被引文献10

  • 1Soyuer M,Burghartz J N.Multilevel monolithic inductors in silicon technology [J].Electron Lett,1995;31(5):359—360.
  • 2Burgharz J N.Monolithic spiral inductors fabricated using a VLSI Cu—damascene interconnect technology and low—loss substrates[A].IEEE IEDM[c].San Francisco,1996.99—102.
  • 3Burgharz J N.Novel substrate contact structure for high—Q silicon—integrated spiral inductors[A].IEEE IEDM[c].Washington,1997.55—58.
  • 4Brghartz J N.Progress in RF inductors on silicon-understanding substrate losses [A].IEEE IEDM[C].San Francisco,1998.523—526.
  • 5Lopez—Villegas J M,Samitier J,Charles C.Improvement of the quality factor of RF integrated inductors by layout optimization[J].IEEE Trans Microwave Theory and Technique,2000;48(1):76—83.
  • 6Harame D L. Current status and future trends of SiGe BiCMOS technology [J]. IEEE Trans Electron Devices, 2001; 48 (11): 2527-2594.
  • 7Yu C P, Wong S S. On-chip spiral inductors with pattern ground shield for Si-based RF IC's [J]. IEEE J Sol Sta Circ, 1998; 33 (5):743-752.
  • 8Yoshitomi T. On-chip spiral inductors with diffused shields using channel-stop implant [A]. IEEE IEDM[C]. San Francisco,1998. 541-543.
  • 9Erzgraber H B. A novel buried oxide isolation for monolithic RF inductors on silicon [A]. IEEE IEDM[C]. San Francisco,1998. 535-539.
  • 10刘畅,陈学良,严金龙.Novel Substrate pn Junction Isolation for RF Integrated Inductors on Silicon[J].Journal of Semiconductors,2001,22(12):1486-1489. 被引量:5

引证文献1

二级引证文献3

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部