期刊文献+

数字逻辑设计的冗余与检错纠错

The Redundancy and Error Correction of the Digital Logic Design
下载PDF
导出
摘要 在分析数字逻辑电路的特点及其给实现容错目标带来的困难基础上,阐述了冗余类型与可靠性设计(检错纠错)间的关系,给出了一种改进的单元加固型容错触发器结构设计。 Based on the analysis of the characteristics of digital logic circuit to realize the goal of fault tolerance and its difficulties, this paper discusses the relationship between the types of redundancy and reliability design (error detection and error correction), and gives a structure design of improved fault - tolerant triggers.
作者 李仲秋
出处 《长沙航空职业技术学院学报》 2013年第3期55-57,共3页 Journal of Changsha Aeronautical Vocational and Technical College
基金 湖南省高等学校科学研究项目"OFDM超宽带低噪声放大器的线性化技术研究"(编号:12C0918) 长沙航空职业技术学院院级课题"基于IIP2校准技术的超宽带低噪声放大器线性化研究"(编号:YC1203)阶段性研究成果
关键词 数字逻辑 冗余 容错纠错 digital logic redundancy fault - tolerance and error correction
  • 相关文献

参考文献5

  • 1Michael Nicolaidis. "Time Redundancy Based Soft - Er- ror Tolerance to Rescue Nanometer Technologies" [ A ]. 17th Proceedings. VLSI Test Symposium [ C ]. 1999 IEEE. 86 - 94.
  • 2V. Prasanth, Virendra Singh, Rubin A. Parekhji : "Ro-bust detection of soft errors using delayed capture method- ology" [ A]. 16th International On- Line Testing Sympo- sium[C]. 2010 IEEE. 277-282.
  • 3K. Nepal. "Using implications for online error detection" [ A ] International test conference [ C ]. 2008 IEEE.
  • 4Avijit. "Combinational logic circuit protection using cus- tomized error detecting and correcting codes"[ A ]. 9th in- ternational symposium on quality electronic design [ C ]. 2008.
  • 5IEEE. Xiaoxuan She. "SEU tolerant latch based on error detec- tion" [ A ]. IEEE transactions on nuclear science [ C 1. 2012.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部