期刊文献+

A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS

A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
原文传递
导出
摘要 This paper demonstrates a single-channel 10-bit 160 MS/s successive-approximation-register (SAR) analog-to-digital converter (ADC) in 65 nm CMOS process with a 1.2 V supply voltage. To achieve high speed, a new window-opening logic based on the asynchronous SAR algorithm is proposed to minimize the logic delay, and a partial set-and-down DAC with binary redundancy bits is presented to reduce the dynamic comparator offset and accelerate the DAC settling. Besides, a new bootstrapped switch with a pre-charge phase is adopted in the track and hold circuits to increase speed and reduce area. The presented ADC achieves 52.9 dB signal-to-noise distortion ratio and 65 dB spurious-free dynamic range measured with a 30 MHz input signal at 160 MHz clock. The power consumption is 9.5 mW and a core die area of 250 ×200 μm^2 is occupied. This paper demonstrates a single-channel 10-bit 160 MS/s successive-approximation-register (SAR) analog-to-digital converter (ADC) in 65 nm CMOS process with a 1.2 V supply voltage. To achieve high speed, a new window-opening logic based on the asynchronous SAR algorithm is proposed to minimize the logic delay, and a partial set-and-down DAC with binary redundancy bits is presented to reduce the dynamic comparator offset and accelerate the DAC settling. Besides, a new bootstrapped switch with a pre-charge phase is adopted in the track and hold circuits to increase speed and reduce area. The presented ADC achieves 52.9 dB signal-to-noise distortion ratio and 65 dB spurious-free dynamic range measured with a 30 MHz input signal at 160 MHz clock. The power consumption is 9.5 mW and a core die area of 250 ×200 μm^2 is occupied.
出处 《Journal of Semiconductors》 EI CAS CSCD 2014年第4期138-145,共8页 半导体学报(英文版)
关键词 SAR ADC asynchronous clock SAR logic Bootstrapped switch SAR ADC asynchronous clock SAR logic Bootstrapped switch
  • 相关文献

参考文献16

  • 1Kull L, Toitl T, Schmatz M, et al. A 3.1 mW 8 b 1.2 GS/s single-channel asynchronous SAR ADC with alternate comparators for enhanced speed in 32 nm digital SOI CMOS. IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2013: 468.
  • 2Lien Y C. A 4.S-mW 8-b 7S0-MS/s 2-b/step asynchronous subranged SAR ADC in 28-nm CMOS technology. Symposium on VLS[ Circuits (VLSIC), 2012: 881.
  • 3Tao J, Wing L, Zhong F Y, et al. A single-channel, J.25-GS/s, 6-bit, 6.08-mW asynchronous successive-approximation ADC with improved feedback delay in 40-nm CMOS. IEEE J SolidState Circuits, 2012, 47(10): 2444.
  • 4Liu C C, Chang S J, Huang G Y, et al. A 10 b 100 MS/s 1.13 mW SAR ADC with binary-scaled error compensation. IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2010: 386.
  • 5Kuttner F. A 1.2 V lOb 20 MSample/s non-binary successive approximation ADC in 0.13 Mm CMOS. IEEE International SolidState Circuits Conference (ISSCC), 2002, 1: 176.
  • 6Liu W, Huang P, Chiu Y. A 12 b 22.5/45 MS/s 3.0 mW 0.059 mm2 CMOS SAR ADC achieving over 90 dB SFDR. IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2010: 380.
  • 7Hong H K, Kim W, Park S J, et al. A 7 b 1 GS/s 7.2 m W nonbinary 2 bicycle SAR ADC with register-to-DAC direct control. IEEE Custom Integrated Circuits Conference (CICC), 2012: 1.
  • 8Wei H, Chan C H, Chio U F, et al. An 8-b 400-MS/s 2-b-percycle SAR ADC with resistive DAC. IEEE J Solid-State Circuits, 2012,47(11): 2763.
  • 9Saberi M, Lotfi R. Segmented architecture for successive approximation analog-to-digital converters. IEEE Trans Very Large Scale Integration (VLSI) Systems, 2013, PP(99): 1.
  • 10Alpman E, Lakdawala H, Carley L R, et al. A 1.1 V 50 mW 2.5 GS/s 7 b time-interleaved C-2C SAR ADC in 45 nm LP digital CMOS. IEEE International Solid-State Circuits Conference Digest of Technical Papers, 2009: 76, 77a.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部