期刊文献+

A multimode DLL with trade-off between multiphase and static phase error

A multimode DLL with trade-off between multiphase and static phase error
原文传递
导出
摘要 A multimode DLL with trade-off between multiphase and static phase error is presented. By adopting a multimode control circuit to regroup the delay line, a better static phase error performance can be achieved while reducing the number of output phases. The DLL accomplishes three operation modes: mode1 with a four-phase output, mode2 with a two-phase output and a better static phase error performance, and mode3 with only a one-phase output but the best static phase error performance. The proposed DLL has been fabricated in 0.13 μm CMOS technology and measurement results show that the static phase errors of mode1, mode2 and mode3 are -18.2 ps, 11.8 ps and -6.44 ps, respectively, at 200 MHz. The measured RMS and peak-to-peak jitters of mode1, mode2 and mode3 are 2.0 ps, 2.2 ps, 2.1 ps and 10 ps, 9.3 ps, 10 ps respectively. A multimode DLL with trade-off between multiphase and static phase error is presented. By adopting a multimode control circuit to regroup the delay line, a better static phase error performance can be achieved while reducing the number of output phases. The DLL accomplishes three operation modes: mode1 with a four-phase output, mode2 with a two-phase output and a better static phase error performance, and mode3 with only a one-phase output but the best static phase error performance. The proposed DLL has been fabricated in 0.13 μm CMOS technology and measurement results show that the static phase errors of mode1, mode2 and mode3 are -18.2 ps, 11.8 ps and -6.44 ps, respectively, at 200 MHz. The measured RMS and peak-to-peak jitters of mode1, mode2 and mode3 are 2.0 ps, 2.2 ps, 2.1 ps and 10 ps, 9.3 ps, 10 ps respectively.
出处 《Journal of Semiconductors》 EI CAS CSCD 2014年第5期124-132,共9页 半导体学报(英文版)
基金 supported by the National Science and Technology Major Project of China(No.2013ZX03006004) the National Natural Science Foundation of China(No.61106025) the CAS/SAFEA International Partnership Program for Creative Research Teams
关键词 DLL multimode multiphase static phase error DLL multimode, multiphase static phase error
  • 相关文献

参考文献12

  • 1Chien G, Gray P R. A 900 MHz local oscillator using a DLL- based frequency multiplier technique for PCS application. IEEE J Solid-State Circuits, 2000, 35(12): 1995.
  • 2Chang H H, Chang J Y, Kuo C Y, et al. A 0.7-2-GHz self- calibrated multiphase delay-locked loop. IEEE J Solid-State Cir- cuits, 2006, 41(5): 1051.
  • 3Chang H H, Yang R J, Liu S I. Low jitter and multirate clock and data recovery circuit using a MSADLL for chip-to-chip intercon- nection. IEEE Trans Circuit Syst I, Reg Papers, 2004, 51(12): 2356.
  • 4Kim Y S, Lee S K, Park H J, et al. A 110 MHz to 1.4 GHz lock- ing 40-phase all-digital DLL. IEEE J Solid-State Circuits, 2011, 46(2): 435.
  • 5Lin S C, Lee T C. An 833-MHz 132-phase multiphase clock gen- erator with self-calibration circuits. IEEE Asian Solid-State Cir- cuits Conference, 2008:437.
  • 6Bae J H, Seo J H, Yeo H S, et al. An all-digital 90-degree phase- shift DLL with looo-embedded DCC for 1.6 Gbns DDR interface IEEE Custom Integrated Circuits Conference (CICC), 2007:373.
  • 7Chen Zhujia, Yang Haigang, Liu Fei, et al. A fast-locking all- digital delay-locked loop for phase/delay generation in an FPGA. Journal of Semiconductors, 2011, 32(10): 105010.
  • 8Zhang D, Yang H, Chen Z, et al. A fast-locking digital DLL with a high resolution time-to-digital converter. IEEE Custom Inte- grated Circuits Conference (CICC), 2013:1.
  • 9Lin W M, Teng K F, Liu S I. A delay-locked loop with digital background calibration. IEEE Asian Solid-State Circuits Confer- ence, 2009:317.
  • 10Ryu K, Jung D H, Jung S O. A DLL with dual edge triggered phase detector for fast lock and low jitter clock generator. IEEE Trans Circuits Syst I: Regular Papers (TSCAS-I), 2012, 59(9): 1860.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部