期刊文献+

A capacitor-free high PSR CMOS low dropout voltage regulator

A capacitor-free high PSR CMOS low dropout voltage regulator
原文传递
导出
摘要 This paper presents a capacitor-free CMOS low dropout voltage regulator which has high PSR perfor- mance and low chip area. Pole splitting and gm boosting techniques are employed to achieve good stability. The capacitor-free chip LDO was fabricated in commercial 0.18μm CMOS technology provided by GSMC (Shanghai, China). Measured results show that the capacitor-free LDO has a stable output voltage 1.79 V, when supply voltage changes from 2.5 to 5 V, and the LDO is capable of driving maximum 100 mA load current. The LDO has high power supply rejection about -79 dB at low frequency and -40 dB at 1 MHz frequency, while sacrifice of the LDO's active chip-area is only smaller than 0.02 mm2. This paper presents a capacitor-free CMOS low dropout voltage regulator which has high PSR perfor- mance and low chip area. Pole splitting and gm boosting techniques are employed to achieve good stability. The capacitor-free chip LDO was fabricated in commercial 0.18μm CMOS technology provided by GSMC (Shanghai, China). Measured results show that the capacitor-free LDO has a stable output voltage 1.79 V, when supply voltage changes from 2.5 to 5 V, and the LDO is capable of driving maximum 100 mA load current. The LDO has high power supply rejection about -79 dB at low frequency and -40 dB at 1 MHz frequency, while sacrifice of the LDO's active chip-area is only smaller than 0.02 mm2.
出处 《Journal of Semiconductors》 EI CAS CSCD 2014年第6期109-113,共5页 半导体学报(英文版)
基金 Project supported by the National Natural Science Foundation of China(Nos.61036004,61234003,61221004)
关键词 CMOS low dropout regulator power supply rejection CAPACITOR-FREE CMOS low dropout regulator power supply rejection capacitor-free
  • 相关文献

参考文献11

  • 1Rincon-Mora G A, Allen P E. A low-voltage, low quiescent current,low dropout regulator. IEEE J Solid-State Circuits, 1998,33(1): 36.
  • 2Rincon-Mora G A. Active multiplier in Miller-compensated circuits.IEEE J Solid-State Circuits, 2000, 35(1): 26.
  • 3Leung K N, Mok P K T. A capacitor-free CMOS low dropoutregulator with damping factor control frequency compensation.IEEE J Solid-State Circuits, 2003, 38(10): 1691.
  • 4Gao Leisheng, Zhou Yumei, Wu Bin, et al. A full on-chip CMOSlow-dropout voltage regulator with VCCS compensation. Journalof Semiconductors, 2010, 31(8): 085006.
  • 5Milliken R J, Silva-Martinez J, Sanchez-Sinencio E. Full on-chipCMOS low dropout voltage regulator. IEEE Trans Circuits SystI, 2007, 54(9): 1879.
  • 6Filanovsky I M, Reja M, Ivanov V. Structural design of a CMOSfull low dropout voltage regulator. 14th IEEE International Conferenceon Electronics, Circuits and Systems, 2007: 763.
  • 7Zhou Qianneng, Wang Yongsheng, Lai Fengchang. A capacitorfreeCMOS LDO regulator with AC-boosting and activefeedbackfrequency compensation. Journal of Semiconductors,2009, 30(4): 045006.
  • 8El-Nozahi M, Amer A, Torres J, et al. High PSR low drop-outregulator with feed-forward ripple cancellation technique. IEEEJ Solid-State Circuits, 2010, 38(3): 565.
  • 9Wong K, Evans D. A 150 mA low noise, high PSRR low-dropoutlinear regulator in 0.13 m technology for RF SoC applications.Proc Eur Solid-State Circuits Conf (ESSCIRC), 2006: 532.
  • 10Lam Y, Ki W. A 0.9 V 0.35 m adaptively biased CMOS LDOregulator with fast transient response. IEEE Int Solid-State CircuitsConf (ISSCC), 2008: 442.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部