期刊文献+

超标量、超流水线定点RISC核设计 被引量:2

The Design of RISC Core by Super-scalar and Super-pipelined Fixed-point Technique
下载PDF
导出
摘要 本文从开发指令级并行度ILP的角度出发,分析了超标量、超流水线处理器的体系结构特点,在此基础上给出了一个定点超标量RISC核设计。该设计采用Top-down设计方法,含三个流水执行单元,指令动态调度,实现非阻塞高速缓存non-blocking-caches机制。 By exploiting instruction-level parallelism (ILP), the characteristics of architecture of super-scalar and super-pipelined processors are analyzed. Based on the achievement of research, a design of RISC core by super-scalar and super-pipelined technique is given. According to the proposed design, three pipelined execution units are configured by top-down methodology. Instruction dynamic scheduling and non-blocking-caches mechanism are also implemented.
出处 《电路与系统学报》 CSCD 2001年第4期56-60,共5页 Journal of Circuits and Systems
基金 国家自然科学基金(69872033) 浙江省综合信息网技术重点实验室 教育部骨干教师计划资助项目
关键词 RISC核 指令 微处理器 电路设计 Instruction-level parallelism super-scalar super-pipelined non-blocking-cache reservation station.
  • 相关文献

参考文献3

  • 1[1]Patterson D A, Hennessy J L. Computer architecture a quantitative approach[M]. Morgan Kaufmann Publishers, Inc., 1996
  • 2[2]Patterson D A, et al. Computer organization and design - the hardware/software interface[M]. Los Altos, CA: Morgan Kaufimann, 1994
  • 3[3]kane G, Heinrich J. MIPS RISC Architecture[M]. Prentice Hall, Englewood Cliffs, 1992

同被引文献2

引证文献2

二级引证文献3

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部