期刊文献+

应用于堆叠纳米线MOS器件的STI工艺优化研究

Optimization of Shallow Trench Isolation in Fabrication of Stacked Nanowire MOS Devices
下载PDF
导出
摘要 在传统Fin FET集成工艺上,通过Ge Si/Si叠层量子阱结构外延生长再形成堆叠纳米线MOS场效应晶体管的方案,是实现5 nm及其以下CMOS集成电路工艺技术最具可能的器件方案。由于Ge元素在该技术中的引入,导致器件工艺中的浅沟槽隔离(STI)工艺部分产生严重的低温高深宽比工艺(HARP) SiO_2腐蚀速率控制问题。本文针对堆叠纳米线MOS器件STI工艺中的低温HARP SiO_2回刻腐蚀速率调节与均匀性控制问题,进行了全面的实验研究。实验中使用HF溶液对不同工艺条件下的HARP SiO_2进行回刻腐蚀,并对其腐蚀速率变化进行了详细研究,具体包括不同退火时长以及相同退火温度不同厚度HARP SiO_2位置处的腐蚀速率。通过实验结果发现,在退火温度相同的情况下,随着退火时长的增加,SiO_2腐蚀速率逐渐变小;而对于同一氧化层来说,即使退火条件相同,SiO_2不同厚度位置处的腐蚀速率表现也不同,即顶部的速率最大,而底部则最小。由此可以看出,随着退火时长的增加,低温HARP SiO_2腐蚀速率逐渐减小,并且对STI具有深度依赖性。该实验结果对成功制作5 nm技术代以下堆叠纳米线器件的STI结构起到了重要的技术支撑作用。 Herein,we experimentally addressed the uniformity control and regulation of low-temperature SiO2 etch-back corrosion-rate in high aspect ratio process( HARP) in forming shallow trench isolation( STI) for the stacked nanowire MOS devices with feature size of and/or below 5 nm. The influence of the annealing temperature/time and SiO2 thickness,on the SiO2corrosion-rate,etched back with HF solution in low temperature HARP,was investigated. The results show that the annealing time and SiO2 thickness had a major impact. For example,as the annealing time( at a fixed annealing temperature) increased,the SiO2 corrosion-rate decreased;depending on the thickness,the SiO2 corrosion-rate,in the same layer,was maximized at the top and minimized at the bottom. We suggest that the results reported here be of some technological interest in fabrication of STI structure of stacked nanowire devices with a feature-size of and/or below 5 nm.
作者 徐忍忍 张青竹 姚佳欣 白国斌 熊文娟 顾杰 殷华湘 吴次南 屠海令 Xu Renren;Zhang Qingzhu;Yao Jiaxin;Bai Guobin;Xiong Wenjuan;Gu Jie;Yin Huaxiang;Wu Cinan;Tu Hailing(College of Big Data and Information Engineering,Guizhou University,Guiyang 550025,China;Key Laboratory of Microelectronie Devices and Integration Technology,Institute of Microelectronics,Chinese Academy of Sciences,Beijing 100029,China;National Key Laboratory of Intelligent Sensing Functional Materials,Beijing Research Institute of Nonferrous Metals Room, Beijing 100088,China)
出处 《真空科学与技术学报》 EI CAS CSCD 北大核心 2019年第1期65-70,共6页 Chinese Journal of Vacuum Science and Technology
关键词 SIO2 HF溶液 腐蚀 高深宽比工艺 浅沟槽隔离 SiO2 HF solution Corrosion HARP STI
  • 相关文献

参考文献5

二级参考文献134

  • 1丁子上,翁文剑.溶胶-凝胶技术制备材料的进展[J].硅酸盐学报,1993,21(5):443-449. 被引量:155
  • 2赵策洲,张德胜,顾瑛,胡刚毅,郭林,张正元.SiO_2膜针孔的分析与检测[J].微电子学,1994,24(6):60-64. 被引量:2
  • 3曾其勇,孙宝元,徐静,贾颖,崔云先,邓新禄,徐军.化爆材料瞬态切削温度的NiCr/NiSi薄膜热电偶温度传感器的研制[J].机械工程学报,2006,42(3):206-211. 被引量:14
  • 4金桂,周继承.射频磁控溅射SiO_2薄膜的制备与性能研究[J].武汉理工大学学报,2006,28(8):12-15. 被引量:11
  • 5刘艳红,郭宝海,马腾才.射频磁控溅射沉积SiO_2膜的研究[J].大连理工大学学报,1997,37(2):204-207. 被引量:5
  • 6KASPER E, PAUL D J. Silicon quantum integrated circuits [M]. Berlin Heidelberg: Springer-Verlag, 2005 : 177 - 185.
  • 7APPENZELLER J, KNOCH J, BJORK M T, et al. Toward nanowire electronics [J]. IEEE Trans Elec Dev, 2008, 55 (11): 2827-2845.
  • 8SUK S D, LEE S Y, KIM S M, et al. High performance 5 nm radius twin silicon nanowire MOSFET (TSNWFET): fabrication on bulk Si wafer [C] //Proc of Characteristics, and Reliability. Electron Device Meeting (IEDM) . Washing ton, DC, 2005: 717-720.
  • 9SINGH N, LIM F Y, FANG W W, et al. Ultra-narrow silicon nanowire gate-all-around CMOS devices: impact of diameter, channel-orientation and low temperature on device performance [ C ] //Proc of Electron Device Meeting (IEDM). San Francisco, USA, 2006: 548- 551.
  • 10TIAN Y, HUANG R, WANG Y Q, et al. New self-aligned silicon nanowire transistors on bulk suhstrate fabricated by epifree compatible CMOS technology: process integration, experimental characterization of carrier transport and low frequency noise[C]//Proc of Electron Device Meeting (IEDM). Washington, DC, 2007: 895-898.

共引文献49

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部