期刊文献+

采用交流能源的低功耗DCVSL电路研究 被引量:2

原文传递
导出
摘要 从改变CMOS电路中能量转换模式的观点出发,研究利用渐变功率时钟的低功耗CMOS电路设计.首先讨论钟控功率信号的代数表示及有关性质,然后归纳采用直流能源的互补CMOS逻辑门转化为采用交流能源的钟控CMOS门电路的设计过程.在此基础上进一步提出采用交流能源的DCVSL电路设计.采用正弦功率时钟的PSPICE模拟证实了钟控DCVSL电路具有正确的逻辑功能及低功耗工作的特点.最后提出了一种将钟控信号转换为标准CMOS逻辑电平的接口电路并用计算机模拟验证了它的有效性.
出处 《中国科学(E辑)》 CSCD 北大核心 2002年第2期198-206,共9页 Science in China(Series E)
基金 中国国家自然科学基金(批准号:69973039) 美国国家自然科学基金(9988441)资助项目
  • 相关文献

参考文献3

二级参考文献16

  • 1吴训威,中国第11届集成电路和硅材料学术会议论文集,1999年,688页
  • 2Semiconductor Industry Association. Workshop Working Group Reports. Irving TX, 1992.22-23.
  • 3Chandrakasan A P, Brodersen R W. Low Power Digital CMOS Design. Boston: Kluwer Academic Publishers, 1995.
  • 4Denker J S. A Review of Adiabatic Computing. In: Proc. of the Symposium on Low Power Electronics, San Diego, 1994.94-97.
  • 5Dickinson A G, Denker J S. Adiabatic Dynamic Logic. IEEE J. Solid-State Circuits, 1995, 30 (3): 311-315.
  • 6Gabara T. Pulsed Power Supply CMOS-PPS CMOS. In: Proc. of the Symposium on Low Power Electronics, San Diego, 1994. 98-99.
  • 7Denker J S, Avery S C, Dickinson A G, et al. Adiabatic Computing with the 2N-2N2D Logic Family. In: Proc. of the International Workshop on Low Power Design, Napa Valley, 1994. 183-187.
  • 8Kamer A, Denker J S, Flower B, et al. 2ND Order Adiabatic Computation with 2N-2P and 2N-2N2P Logic Circuits. In: Proc. of the International Symposium on Low Power design, Dana Point, 1995. 191-196
  • 9Moon Y, Jeong D K. An Efficient Charge Recovery Logic Circuit. IEEE J. Solid-State Circuits, 1996, SC-31(4): 514-522.
  • 10Maksimovic D, Oklobdzija V C, Nikolic B, et al. Clocked CMOS Adiabatic Logic with Integrated Single-phase Power-clock Supply:Experimental Results. In: Proc. of the International Symposium on Low-Power Electronics and Design, Monterey, 1997. 323-327.

共引文献29

同被引文献11

  • 1吴训威 Pedram M.Low power design on sequential circuits using T flip-flops [J].Int. J. Electronnics,2001,88(6):635-643.
  • 2吴训威,韦键, Pedram M. Low power design of sequential circuits using a quai-synchronous derived clock[A]. Proceedings of ASP-DAC[C].Pacifica Yokohama, 2000-01: 345-350.
  • 3吴训威, Pedram M. Low power design on sequential circuits using T flip-flops [J]. Int.J. Electronnics, 2001, 88(6): 635-643.
  • 4Wu Q, Pedram M,吴训威. Clock-gating and its application to low power design of sequential circuits[J]. IEEE Trans. On circuits and systems I :Fundamental theory and application, 2000, 47(3): 415-420.
  • 5K W Ng, Lau K T. Low power flip-flop design based on PAL-2N structure [J]. Microelectronics Journal, 2000, 31: 113-116.
  • 6I Ng K W, Lau K. T. ECRL-based low power flip-flop design [J]. Microelectronics Journal, 2000, 31: 365-370.
  • 7Chandrakasan A P, Brodersen R W. Low Power Digital Design[M]. Boston: Kluner Academic Press, 1995.
  • 8Davari B, Dennard R H, Shahidi GG. CMOS scalling for high performance and low power-the next ten years[J]. Proc. of the IEEE,1995,83 (4): 595 -606.
  • 9Hang G, Wu X. Improved structure for adiabatic CMOS circuits design[J]. Microelectronics Journal, 2002, 33:403.
  • 10吴训威,杭国强.绝热计算原理与能量恢复型CMOS电路[J].计算机学报,2000,23(7):779-779. 被引量:23

引证文献2

二级引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部