期刊文献+

一种10 bit 1 MS/s SAR ADC的设计实现 被引量:4

Design and Implementation of a 10 bit 1 MS/s SAR ADC
下载PDF
导出
摘要 基于0.13μm CMOS工艺,设计了一种采样率达到1 MS/s的10位逐次逼近模数转换器,其中逐次逼近数字控制逻辑采用全定制的方法,减小了数字单元的面积和功耗;比较器中的预放大器分别采用了二极管连接和开关管复位的方式将各级运放的输出短接,加快比较速度,最后一级锁存器采用改进的两级动态锁存器,进一步提升比较速度的同时降低了失调误差。实验结果表明,1.2 V电源电压下,所设计的ADC采样率达到1 MS/s,输入信号频率为12.5 kHz时,测得的输出信号信噪比为54.47 dB,SFDR为45.18 dB。 On the basis of 0. 13 μm CMOS process,a 10-bit,1 MS/s Successive Approximation Register Analog-to-Digital Converter ( SAR ADC) is presented. The successive approximation control logic is designed by the method of full customization,which can achieve the smaller area and lower power compared with logic synthesis. During the compactor design,diode-connected MOS transistors and reset switch are used as short-circuit plug to bridge the outputs of every pre-amplifier respectively,and it accelerates the comparison speed. An improved two-stage dynamic latch is applied at the end of latch stage,which further increases comparison speed and reduces the offset voltage. At a 1. 2-V supply,the sampling rate is high up to 1 MS/s with 12. 5 kHz sinusoidal input. The simulated SNR and SFDR are 54. 47 dB and 45. 18 dB respectively.
出处 《计算机技术与发展》 2014年第8期210-214,共5页 Computer Technology and Development
基金 国家自然科学基金青年科学基金(61106021) 江苏省高校自然研究面上项目(11KJB510019)
关键词 数模转换器 逐次逼近寄存器 比较器 失调误差 Analog to Digital Converter (ADC) Successive Approximation Register (SAR)compactor offset voltage
  • 相关文献

参考文献18

  • 1Lin Yingzu, Lin Chengwu, Chang S J. A 5 bit 3,2 GS/s flash ADC with a digital offset calibration scheme [ J ]. IEEE Trans- actions on VLSL Systems,201 O, 18 ( 3 ) :509-513.
  • 2Pernillo J,Flynn M P. A 1.5-GS/s flash ADC with 57.7dB SFDR and 6.4 bit ENOB in 90nm digital CMOS [ J]. IEEE Transactions on Circuits and Systems Ⅱ: Express Brief,2011, 58(12) :837-841.
  • 3Texas Instruments. 16- Channel, 24 - Bit analog- to- digital converter[ EB/OL ]. (2009-10-17 ) [ 2012-12-10 ]. http :// www. ti. eom/en/lit/gpn/ads1258.
  • 4罗豪,韩雁,张泽松,韩晓霞,马绍宇,应鹏,朱大中.A high-performance,low-power ∑△ ADC for digital audio applications[J].Journal of Semiconductors,2010,31(5):114-120. 被引量:1
  • 5Tong Xinyuan, Yang Yintang, Zhu Zhangming, et al. A 10-bit 200-KS/s SAR ADC IP core for aVtouch screen SOC[J]. Journal of Semiconductors,2010,31 (10) : 105009.
  • 6Liu Chuncheng, Chang Soon-jyh, Huang Guanying, et al. A 10 -bit 50MS/s SAR ADC with a monotonic capacitor switching procedure [ J ]. IEEE Journal of Solid- state Circuits, 2010,45 (4) :731-740.
  • 7Ma Jun, Guo Yawei, Li Li, et al. A low power 10-bit 100-MS/ s SAR ADC in 65nm CMOS[C]//Proc of 2011 IEEE 9th In- ternational Conference on ASIC. Xiamen : IEEE, 2011 : 484 - 487.
  • 8McCreary J L,Gray P R,Hodges D A. All MOS charge redis- tribution analog to digital conversion techniques. 1 [ J ]. IEEE Journal of Solid-state Circuits, 1975,10 (6) :371-379.
  • 9Culurciello E. An 8-bit, 1 mW successive approximation ADC in SOI CMOS [ J ]. IEEE Journal of Solid-state Circuits,2003, 17(3) :301-304.
  • 10张红,高炜祺,张正璠,张官兴.一种基于新型寄存器结构的逐次逼近A/D转换器[J].微电子学,2006,36(3):337-339. 被引量:3

二级参考文献42

  • 1李建中,魏同立.一种CMOS动态闩锁电压比较器的优化设计[J].电路与系统学报,2005,10(2):48-52. 被引量:6
  • 2吴光林,吴建辉,杨军,饶进,罗春.一种用于ADC电路的高速高精度比较器设计[J].应用科学学报,2005,23(6):591-594. 被引量:8
  • 3孙彤,李冬梅.一种0.2-mV 20-MHz 600-μW比较器[J].微电子学,2007,37(2):270-273. 被引量:9
  • 4LOTFI R,TAHERZADEH-SANI M, AZIZI M Y, et al. A 1V MOSFET-only fully-differential dynamic comparator for use in low-voltage pipelined A/D converters [J]. Int Syrup Signals, Circuits and Systems,2003, 2 : 377-380.
  • 5FAYED A A, ISMAIL M. A high-speed, low-voltage CMOS offset comparator [J]. Analog Integrated Circuits and Signal Proc, 2003,36 (3) : 267-272.
  • 6BAKER R J, LI H W, BOYCE D E. CMOS circuit design, layout and simulation [ M]. Beijing: China Machine Press, 2006.
  • 7Goette J, Jacomet M, Hager M. Using dither to improve the performance oflossy sigma-delta modulators. The Third IEEE International Workshop on Electronic Design, Test and Applications, 2006:11.
  • 8Yu J, Maloberti E A low-power multi-bit ZA modulator in 90-nm digital CMOS without DEM. IEEE J Solid-State Circuits, 2005, 40(12): 2428.
  • 9Konagaya H, Lin H, San H, et al. AZ AD modulator for low power application. IEEE Asia Pacific Conference on Circuits and Systems, 2008:1232.
  • 10Ranjbar M, Lahiji G R, Oliaei O. A low power third order deltasigma modulator for digital audio applications. IEEE International Symposium on Circuits and Systems, 2006:4759.

共引文献55

同被引文献25

  • 1郑晓燕,仇玉林.10 bit 80 Msample/s流水线ADC的电路级设计[J].电子器件,2007,30(5):1819-1821. 被引量:2
  • 2彭新芒,杨银堂,朱樟明.一种采用0.5μm CMOS工艺的多通道SAR ADC[J].微电子学,2007,37(2):217-220. 被引量:2
  • 3Jiale Yang, Yong Chen, He Qian, et al. A 3.65 mW 5 bit 2Gsam- ple/s Flash ADC with Built-In Reference Voltage in 65 nm CMOS Process [C]//IEEE llth International Conference on Solid-State and Integrated Circuit Technology, 2012, (3) :261-263.
  • 4Kull L. A 35 mW 8b 8.8 Gsample/s SAR ADC with Low-Power Capacitive Reference Buffers in 32 nm Digital SOl CMOS [C]. Proc VLSIC Syrup,2013(3) :260-261.
  • 5Lee S C,Jeon Y D, Kwon J K,et al. A lO-bit 205-MS/s 1.0-mm2 90-nm CMOS Pipeline ADC for Flat Panel Display Applications [J]. IEEE Journal of Solid-State Circuits, 2008,42 (12) :2688- 2695.
  • 6Huang G Y, Chang S J, Liu C C, et al. 10-bit 30-MS/s SAR ADC Using a Switchback Switching Method [J]. IEEE Transactions on Very Large Scale Integration Systems, 2013,21 (3) : 584-588.
  • 7Harpe P, Cantatore E, Van Roermund A. A 10b/12b 40 kS/s SARADC With Data-Driven Noise Reduction Achieving up to lO.lb ENOB at 2.2 fJ/Conversion-Step [J]. IEEE Journal of Solid-State Circuits, 2013,48(12) : 3011-3018.
  • 8Hu W,Liu Y T,Nguyen T,et al. An 8-Bit Single-Ended Ultra-Low- Power SAR ADC with a Novel DAC Switching Method and a Coun- ter- Based Digital Control Circuitry [J]. IEEE Transactions on Cir- cuits & Systems I Regular Papers,2013,60(7) : 1726 - 1739.
  • 9Shafti A, Yavari M. A Zero-Crossing Based 10-bit 100 MS/s Pipe- line ADC with Controlled Current in 9002nm CMOS [J]. Analog Integrated Circuits & Signal Processing, 2014,80( 1 ) : 141-151.
  • 10Verbruggen B, Iriguchi M, Craninckx J. A 1.7 mW 1 lb 250 MS/s 2-Times Interleaved Fully Dynamic Pipelined SAR ADC in 40 nm Digital CMOS [J]. IEEE Journal of Solid-State Circuits, 2012,47 (12) :2880-2887.

引证文献4

二级引证文献7

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部