期刊文献+

Temperature dependence of latch-up effects in CMOS inverter induced by high power microwave 被引量:3

Temperature dependence of latch-up effects in CMOS inverter induced by high power microwave
原文传递
导出
摘要 The temperature dependence of the latch-up effects in a CMOS inverter based on 0.5 μm technology caused by high power microwave (HPM) is studied. The malfunction and power supply current characteristics are revealed and adopted as the latch-up criteria. The thermal effect is shown and analyzed in detail. CMOS in- verters operating at high ambient temperature are confirmed to be more susceptible to HPM, which is verified by experimental results from previous literature. Besides the dependence of the latch-up triggering power P on the ambient temperature T follows the power-law equation P = ATβ. Meanwhile, the ever reported latch-up delay time characteristic is interpreted to be affected by the temperature distribution. In addition, it is found that the power threshold increases with the decrease in pulse width but the degree of change with a certain pulse width is constant at different ambient temperatures. Also, the energy absorbed to cause latch-up at a certain temperature is basically sustained at a constant value. The temperature dependence of the latch-up effects in a CMOS inverter based on 0.5 μm technology caused by high power microwave (HPM) is studied. The malfunction and power supply current characteristics are revealed and adopted as the latch-up criteria. The thermal effect is shown and analyzed in detail. CMOS in- verters operating at high ambient temperature are confirmed to be more susceptible to HPM, which is verified by experimental results from previous literature. Besides the dependence of the latch-up triggering power P on the ambient temperature T follows the power-law equation P = ATβ. Meanwhile, the ever reported latch-up delay time characteristic is interpreted to be affected by the temperature distribution. In addition, it is found that the power threshold increases with the decrease in pulse width but the degree of change with a certain pulse width is constant at different ambient temperatures. Also, the energy absorbed to cause latch-up at a certain temperature is basically sustained at a constant value.
出处 《Journal of Semiconductors》 EI CAS CSCD 2014年第8期115-120,共6页 半导体学报(英文版)
基金 Project supported by the National Natural Science Foundation of China(No.60776034) the State Key Development Program for Basic Research of China(No.2014CC339900)
关键词 complementary metal oxide semiconductor high power microwave LATCH-UP thermal effect temper-ature dependence complementary metal oxide semiconductor high power microwave latch-up thermal effect temper-ature dependence
  • 相关文献

参考文献1

二级参考文献8

  • 1GRAY P L,MEYER R G.Analysis and design of an-alog integrated circuits[M].New York,NY,USA:John Wiley&Sons Inc,1990:29.
  • 2KENNEDY D P,MURLEY P C.Minority carrier in-jection characteristics of the diffused emitter junction[J].IRE Trans Elec Dev,1962,9(2):136-142.
  • 3DE GRAFF H C,SLOTBOOM J W,SCHMITZ A.The emitter efficiency of bipolar transistors:theoryand experiments[J].Sol Sta Elec,1977,20(6):515-521.
  • 4陈星弼,张庆中,陈勇.晶体管原理与设计[M].北京:电子工业出版社,2011:138-141.
  • 5DEL ALAMO J A.Minority carrier transport in heavilydoped n-type silicon[R].Stanford SEL Teh.Rep,1984.
  • 6李学信 林雅筠.双极型晶体管电流增益温度特性的研究.电子学报,1984,12(5):45-50.
  • 7赖昌菁.高可靠性双极组合器件研究与设计[D].成都:电子科技大学,2008:17-19.
  • 8王军.晶体管的温度特性以及使用中应注意的问题[J].半导体情报,2001,38(1):52-53. 被引量:3

共引文献4

同被引文献22

引证文献3

二级引证文献20

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部