期刊文献+

DDR3系统中DQS信号的设计方法

下载PDF
导出
摘要 本文针对DDR3系统中DQS信号完整性和时序等问题,以某自研的项目为依托,通过理论研究、前仿真预测、后仿真验证、回板测试等方法,为DQS信号设计出了拓扑结构,并在PCB中得以实现,从而实现了信号完整性。
作者 曹孝文
出处 《电子世界》 2014年第24期362-362,共1页 Electronics World
  • 相关文献

参考文献3

二级参考文献11

  • 1JEDEC. DDR3 SDRAM specification:JESD79-3C[S].2008.
  • 2ZHOU Xiquan,HUI Pengfei,MIAO Fengjuan. Highspeed signal transmission on signal integrity analysis[A].Qiqihar,2010.240-242.
  • 3CHUANG Haohsiang,GUO Weida,LIN Yuhsiang. Power integrity chip-package-PCB co-simulation for I/O interface of DDR3 high-speed memory[A].Seoul,Korea,2008.31-34.
  • 4Dowling Jonathan. Signal integrity analysis of bus turn-around on a DDR3 SDRAM memory channel[A].Austin,USA,2010.25-28.
  • 5Geoff Lawday;David Ireland;Greg Edlund.信号完整性指南[M]北京:电子工业出版社,201079-106.
  • 6Pulici P,Girardi A,Vanalli G P. A modified IBIS model aimed at signal integrity analysis of systems in package[J].IEEE Transactions on Circuits and Systems Ⅰ Regular papers,2008,(07):1921-1928.
  • 7ANSI/EIA. Standard:I/O Buffer Information Specification (Version 5.0)[S].2008.
  • 8Shiue Guang-Hwa,WU Ruey-Beei. Reduction in reflections and ground bounce for signal line over slotted power plane using differential coupled microstrip lines[J].IEEE Transactions on Advanced Packaging,2009,(02):581-588.
  • 9Frederic Broyde,Evelyne Clavelier. Crosstalk in balanced interconnections used for differential signal transmission[J].IEEE Transactions on Circuits and Systems I:Regular Papers,2007,(07):1562-1572.
  • 10LIU S,QIAO H. Topology optimization of continuum structures with different tensile and compressive properties in bridge layout design[J].Structural & Multidisciplinary Optimization,2011,(03):369-380.

共引文献14

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部