期刊文献+

Insights into channel potentials and electron quasi-Fermi potentials for DG tunnel FETs

Insights into channel potentials and electron quasi-Fermi potentials for DG tunnel FETs
原文传递
导出
摘要 A detailed investigation carried out, with the help of extensive simulations using the TCAD device simulator Sentaurus, with the aim of achieving an understanding of the effects of variations in gate and drain potentials on the device characteristics of a silicon double-gate tunnel field effect transistor(Si-DG TFET) is reported in this paper. The investigation is mainly aimed at studying electrical properties such as the electric potential, the electron density, and the electron quasi-Fermi potential in a channel. From the simulation results, it is found that the electrical properties in the channel region of the DG TFET are different from those for a DG MOSFET. It is observed that the central channel potential of the DG TFET is not pinned to a fixed potential even after the threshold is passed(as in the case of the DG MOSFET); instead, it initially increases and later on decreases with increasing gate voltage, and this is also the behavior exhibited by the surface potential of the device. However, the drain current always increases with the applied gate voltage. It is also observed that the electron quasi-Fermi potential(e QFP)decreases as the channel potential starts to decrease, and there are hiphops in the channel e QFP for higher applied drain voltages. The channel regime resistance is also observed for higher gate length, which has a great effect on the I–V characteristics of the DG TFET device. These channel regime electrical properties will be very useful for determining the tunneling current; thus these results may have further uses in developing analytical current models. A detailed investigation carried out, with the help of extensive simulations using the TCAD device simulator Sentaurus, with the aim of achieving an understanding of the effects of variations in gate and drain potentials on the device characteristics of a silicon double-gate tunnel field effect transistor(Si-DG TFET) is reported in this paper. The investigation is mainly aimed at studying electrical properties such as the electric potential, the electron density, and the electron quasi-Fermi potential in a channel. From the simulation results, it is found that the electrical properties in the channel region of the DG TFET are different from those for a DG MOSFET. It is observed that the central channel potential of the DG TFET is not pinned to a fixed potential even after the threshold is passed(as in the case of the DG MOSFET); instead, it initially increases and later on decreases with increasing gate voltage, and this is also the behavior exhibited by the surface potential of the device. However, the drain current always increases with the applied gate voltage. It is also observed that the electron quasi-Fermi potential(e QFP)decreases as the channel potential starts to decrease, and there are hiphops in the channel e QFP for higher applied drain voltages. The channel regime resistance is also observed for higher gate length, which has a great effect on the I–V characteristics of the DG TFET device. These channel regime electrical properties will be very useful for determining the tunneling current; thus these results may have further uses in developing analytical current models.
出处 《Journal of Semiconductors》 EI CAS CSCD 2015年第1期76-81,共6页 半导体学报(英文版)
关键词 Si-DG TFET electron quasi-Fermi potential I–V characteristics drain extension regime resistance resistive drop channel properties Si-DG TFET electron quasi-Fermi potential I–V characteristics drain extension regime resistance resistive drop channel properties
  • 相关文献

参考文献16

  • 1Anghel C, Hraziia H, Gupta A, et al. 30-nm tunnel FET with im-proved performance and reduced ambipolar current. IEEE Trans Electron Devices, 2011, 58(6): 1649 2011.
  • 2Boucart K, Ionescu A. A new definition of threshold voltage in tunnel FETs. Solid-State Electron, 2008, 52(9): 1318.
  • 3Boucart K, Ionescu A M. Double-gate tunnel FET with high-k gate dielectric. IEEE Trans Electron Devices, 2007, 54(7): 1725.
  • 4Gupta S, Kulkami J, Datta S, et al. Heterojunction intra-band tun- nel FETs for low-voltage SRAMs. IEEE Trans Electron Devices, 2012, 59(12): 3533.
  • 5Vandenberghe W, Verhulst A S, Sorae B, et al. Figure of merit for and identification of sub-60 mV/decade devices. Appl Phys Lett, 2013, 102(1): 013510.
  • 6Boucart K, Ionescu A M. Length scaling of the double gate tunnel FET with a high-k gate dielectric. Solid-State Electron, 2007, 51 : 1500.
  • 7Li Y, Zhang H, Hu H, et al. Effect of high-k material on gate threshold voltage for double-gate tunnel FET. Appl Mechan Mater, 2013, 275-277:1984.
  • 8Pal A, Sachid A B, Gossner H, et al. Insights into the design and optimization oftunnel-FET devices and circuits. IEEE Trans Electron Devices, 2013, 58:1045.
  • 9Sentaurus user guide manual, 2013.
  • 10Wan J, Le Royer C, Zaslavsky A, et al. A tunneling field ef- fect transistor model combining interband tunneling with channel transport. J Appl Phys, 2011, 110:104503.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部