摘要
为研究系统建模应用于处理器架构设计、性能分析的方法,基于SystemC建模语言,提出一种"结构框图-模块细化-模型映射"自顶向下规范化的系统模型建立方法,以此方法建立MIPS(microprocessor without interlocked piped stages)架构处理器的周期精确模型。研究用系统级模型进行系统架构设计的方法,分析不同高速缓存Cache的设计对处理器性能的影响。仿真结果表明,L1(Level 1)级Cache采用2路或4路、容量在4KB到32KB之间比较合适。
To study the system modeling method applied on processor architecture designing and performance analyzing with the standardization of SystemC modeling language,a top-down normalized system modeling method called system block diagrammodule refining-model mapping was proposed based on SystemC.On this basis,a cycle-accurate MIPS(microprocessor without interlocked piped stages)processor model was built.To explore the way of system architecture designing using the model proposed,the influence of a variety of Cache designs on system's performance was studied.The simulation results indicate it is appropriate to adopt 2-way or 4-way Cache with the capacity in the range of 4KB to 32 KB.
出处
《计算机工程与设计》
北大核心
2015年第4期1015-1021,共7页
Computer Engineering and Design