期刊文献+

Device parameter optimization for sub-20nm node HK/MG-last bulk FinFETs 被引量:1

Device parameter optimization for sub-20nm node HK/MG-last bulk FinFETs
原文传递
导出
摘要 Sub-20 nm node bulk FinFET PMOS devices with an all-last high-k/metal gate (HK/MG) process are fabricated and the influence of a series of device parameters on the device scaling is investigated. The high and thin Fin structure with a tapered sidewall shows better performance than the normal Fin structure. The punch through stop layer (PTSL) and source drain extension (SDE) doping profiles are carefully optimized. The device without SDE annealing shows a larger drive current than that with SDE annealing due to better Si crystal regrowth in the amorphous Fin structure after source/drain implantation. The band-edged MG has a better short channel effect immunity, but the lower effective work function (EWF) MG shows a larger driveability. A tradeoff choice for different EWF MGs should be carefully designed for the device's scaling. Sub-20 nm node bulk FinFET PMOS devices with an all-last high-k/metal gate (HK/MG) process are fabricated and the influence of a series of device parameters on the device scaling is investigated. The high and thin Fin structure with a tapered sidewall shows better performance than the normal Fin structure. The punch through stop layer (PTSL) and source drain extension (SDE) doping profiles are carefully optimized. The device without SDE annealing shows a larger drive current than that with SDE annealing due to better Si crystal regrowth in the amorphous Fin structure after source/drain implantation. The band-edged MG has a better short channel effect immunity, but the lower effective work function (EWF) MG shows a larger driveability. A tradeoff choice for different EWF MGs should be carefully designed for the device's scaling.
出处 《Journal of Semiconductors》 EI CAS CSCD 2015年第4期66-69,共4页 半导体学报(英文版)
基金 supported by the National 02 IC Projects the Opening Project of Key Laboratory of Microelectronics Devices & Integrated Technology,Institute of Microelectronics,Chinese Academy of Sciences
关键词 bulk FinFET effective work function (EWF) extension thermal budget metal gate bulk FinFET effective work function (EWF) extension thermal budget metal gate
  • 相关文献

参考文献8

  • 1Doyle B S, Datta S, Doczy M, et al. High performance fullydepleted tri-gate CMOS transistors. IEEE Electron Device Lett, 2003,24(4): 263.
  • 2Wu C C, Lin D W, Keshavarzi A, et al. High performance 22/20 nm FinFET CMOS devices with advanced high-klmetal gate scheme. Proc IEEE IEDM, 2010: 600.
  • 3Auth C, Allen C, Blattner A, et al. A 22nm high performance and low-power CMOS technology featuring fully-depleted tri-gate transistors, SAC and high density MIM capacitors. Proc Symp VLSI Technol, 2012: 15.2.1.
  • 4Wu S Y, Lin C Y, Chiang M C, et al. A 16 nm FinFET CMOS technology for mobile SoC and computing applications. Proc IEEE IEDM, 2013: 224.
  • 5Manoj C R, Nagpal M, Varghese D, et al. Device design and optimization considerations for bulk FinFETs. IEEE Trans Electron Devices, 2008, 55(2): 609.
  • 6Sun X, Lu Q, Moroz V, et al. Tri-gate bulk MOSFET design for CMOS scaling to the end of the roadmap. IEEE Electron Device Lett, 2008, 29(5): 491.
  • 7Scarlet P, Nagarajan K K, Srinivasan R. Optimization of doping profile and isolation oxide thickness in bulk FinFETs using TCAD simulations. Proc IEEE ICCPCT, 2013: 959.
  • 8Okano K, Izumida T, Kawasaki H, et al. Process integration technology and device characteristics of CMOS FinFET on bulk silicon substrate with sub-lO nm fin width and 20 nm gate length. Proc IEEE IEDM, 2005: 820.

同被引文献4

引证文献1

二级引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部