期刊文献+

14-bit 100 MS/s 121 mW pipelined ADC 被引量:1

14-bit 100 MS/s 121 mW pipelined ADC
原文传递
导出
摘要 This paper presents a high-speed high-resolution pipelined ADC with low power and small area. The proposed ADC is designed based on the analysis of the stage scaling theory and the residual amplifiers are shared by two cascading MDACs to reduce power consumption. Shared op-amps with two split input paths are presented in this paper to eliminate the nonlinearity effects such as memory effect and crosstalk. Dynamic pre-amplified comparators are employed to decrease the static power consumption and suppress the kick-back in the comparators. This ADC is implemented in SMIC 0.18/zm CMOS process with an area of 3.1 mm2. With a sampling rate of 100 MS/s, spurious-free dynamic range (SFDR) and signal-to-noise plus distortion ratio (SNDR) of the ADC are 82.7 dB and 69.1 dB, respectively. For signals up to 100 MHz, the SFDR and SNDR achieve 81.4 dB and 65.8 dB. The power consumption is 121 mW with a 1.8 V supply voltage. This paper presents a high-speed high-resolution pipelined ADC with low power and small area. The proposed ADC is designed based on the analysis of the stage scaling theory and the residual amplifiers are shared by two cascading MDACs to reduce power consumption. Shared op-amps with two split input paths are presented in this paper to eliminate the nonlinearity effects such as memory effect and crosstalk. Dynamic pre-amplified comparators are employed to decrease the static power consumption and suppress the kick-back in the comparators. This ADC is implemented in SMIC 0.18/zm CMOS process with an area of 3.1 mm2. With a sampling rate of 100 MS/s, spurious-free dynamic range (SFDR) and signal-to-noise plus distortion ratio (SNDR) of the ADC are 82.7 dB and 69.1 dB, respectively. For signals up to 100 MHz, the SFDR and SNDR achieve 81.4 dB and 65.8 dB. The power consumption is 121 mW with a 1.8 V supply voltage.
出处 《Journal of Semiconductors》 EI CAS CSCD 2015年第6期142-147,共6页 半导体学报(英文版)
基金 Project supported by the National Key Technology R&D Program(No.2012BAI13B07)
关键词 ADC PIPELINE low power stage scaling op-amp sharing COMPARATOR ADC pipeline low power stage scaling op-amp sharing comparator
  • 相关文献

参考文献9

  • 1Lee K H, Lee S W, Kim Y J, et al. Ten-bit 100 MS/s 24.2 mW 0.8 mm2 0.18 #m CMOS pipeline ADC based on maximal cir- cuit sharing schemes. Electron Lett, 2009, 45(25): 1296.
  • 2Wang Z, Wang M, Gu W, et al. A high-linearity pipelined ADC with opamp split-sharing in a combined front-end of S/H and MDAC1. IEEE Trans Circuits Syst I, Reg Papers, 2013:2834.
  • 3Yang C, Li F, Li W, et al. An 85 mW 14-bit 150 MS/s pipelined ADC with 71.3 dB peak SNDR in 130 nm CMOS. IEEE Asian Solid-State Circuits Conference, 2013: 85.
  • 4Devarajan S, Singer L, Kelly D, et al. A 16-bit, 125 MS/s, 385 mW, 78.7 dB SNR CMOS pipeline ADC. IEEE J Solid-State Circuits, 2009, 44(12): 3305.
  • 5Cline D W, Gray P R. A power optimized 13-bit 5 M samples/s pipelined analog to digital converter in 1.2 #m CMOS. IEEE Proc CICC, 1995:219.
  • 6Cheng L, Yang H, Luo L, et al. Analysis and design of low jitter clock driver for wideband ADC. Proc ICSICT, 2010:515.
  • 7Cai Hua, Li Ping, Cen Yuanjun, et al. A 14-bit 80 MS/s CMOS ADC with 84.8 dB SFDR and 72 dB SNDR. Journal of Semicon- ductors, 2012, 33(2): 025012.
  • 8Wang Ke, Fan Chaojie, Zhou Jianjun, et al. A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB. Journal of Semiconduc- tors, 2013, 34(8): 085015.
  • 9Van de Vel H, Buter B A J, van der Ploeg H, et al. A 1.2-V 250-mW 14-b 100-MS/s digitally calibrated pipeline ADC in 90-nm CMOS. IEEE J Solid State Circuits, 2009, 44(4): 1047.

同被引文献4

引证文献1

二级引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部