期刊文献+

Architecture design for reliable and reconfigurable FPGA-based GNC computer for deep space exploration 被引量:11

Architecture design for reliable and reconfigurable FPGA-based GNC computer for deep space exploration
原文传递
导出
摘要 SRAM(static random access memory)-based FPGA(field programmable gate array), owing to its large capacity, high performance, and dynamical reconfiguration, has become an attractive platform for So PC(system on programmable chip) development. However, as the configuration memory and logic memory of the SRAM-based FPGA are highly susceptible to SEUs(single-event upsets) in deep space, it is a challenge to design and implement a highly reliable FPGA-based system for spacecraft, and no practical architecture has been proposed. In this paper, a new architecture for a reliable and reconfigurable FPGAbased computer in a highly critical GNC(guidance navigation and control) system is proposed. To mitigate the effect of an SEU on the system, multi-layer reconfiguration and multi-layer TMR(triple module redundancy) techniques are proposed, with a reliable reconfigurable real-time operating system(Space OS) managing the system level fault tolerance of the computer in the architecture. The proposed architecture for the reconfigurable FPGA-based computer has been implemented with COTS(commercial off the shelf) FPGA and has firstly been applied to the GNC system of a circumlunar return and reentry flight vehicle. The in-orbit results show that the proposed architecture is capable of meeting the requirements of high reliability and high availability, and can provide the expressive varying functionality and runtime flexibility for an FPGA-based GNC computer in deep space.
出处 《Science China(Technological Sciences)》 SCIE EI CAS CSCD 2016年第2期289-300,共12页 中国科学(技术科学英文版)
基金 supported by the Major Special Projects on National Medium and Long-term Science and Technology Development Planning
关键词 fault tolerance system on programmable chip (SoPC) field programmable gate array (FPGA) multi-layer triple mod-ule redundancy intelligence reconfiguration 可重构计算机 体系结构设计 GNC系统 FPGA 深空探测 静态随机存取存储器 可编程片上系统 现场可编程门阵列
  • 相关文献

参考文献6

二级参考文献48

  • 1WANG YiPing,ZHEN Xin,WU Jing,GU ZhengQi,XIAO ZhenYi,YANG Xue.Hybrid CFD/FEM-BEM simulation of cabin aerodynamic noise for vehicles traveling at high speed[J].Science China(Technological Sciences),2013,56(7):1697-1708. 被引量:7
  • 2LI Tao.An immunity based network security risk estimation[J].Science in China(Series F),2005,48(5):557-578. 被引量:30
  • 3叶培建,彭兢.深空探测与我国深空探测展望[J].中国工程科学,2006,8(10):13-18. 被引量:147
  • 4邢克飞,杨俊,王跃科,肖争鸣,周永彬.Xilinx SRAM型FPGA抗辐射设计技术研究[J].宇航学报,2007,28(1):123-129. 被引量:51
  • 5Wayne W, Ahmed A J, Grant M. Multiprocessor sys- tem-on-chip (MPSOC) technology [ J ]. IEEE Transac- tions on Computer-Aided Design of Integrated Circuits and Systems, 2008, 27(10) : 1701-1713.
  • 6Karlsson J, Liden P, Dahlgren P, et al. Using heavy- ion radiation to validate fault-handling mechanisms[ J ]. IEEE Micro, 1994, 14(1):8-23.
  • 7Mukherjee S. Architecture design for soft errors [ M ]. San Francisco, CA, USA: Morgan Kaufmann Publish- ers Inc. , 2008.
  • 8Mukherjee S S, Emer J, Reinhardt S K. The soft error problem: an architectural perspective[ C]. The 11^th In- ternational Symposium on High-Performance Computer Architecture, San Francisco, CA, USA, Feb 2005.
  • 9Jiri G, Sandi H. GRLIB IP library user' s manual[ M ]. Sweden : Gaisler Research, 2010.
  • 10Xin M, Qiu Q. Research on precise synchronization hJr TMR fault-tolerant embedded computer[ C ]. The 1^st In- ternational Conference on Multimedia Information Net- working and Security, Wuhan, China, Nov 2009.

共引文献40

同被引文献87

引证文献11

二级引证文献23

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部