期刊文献+

A SHA-less 14-bit, 100-MS/s pipelined ADC with comparator offset cancellation in background 被引量:1

A SHA-less 14-bit, 100-MS/s pipelined ADC with comparator offset cancellation in background
原文传递
导出
摘要 A 14-bit 100-MS/s pipelined analog-to-digital converter(ADC) without dedicated front-end sampleand-hold amplifier(SHA) is presented. In addition to elaborate matching of the sampling network in the first stage,a background offset cancellation circuit is proposed in this paper to suppress the offset of the comparators in the first-stage sub-ADC, which ensures the overall offset does not exceed the correction range of the built-in redundant structure. Fabricated in a 0.18- m CMOS technology, the presented ADC occupies a chip area of 12 mm2, and consumes 237 mW from a 1.8-V power supply. Measurement results with a 30.1-MHz input sine wave under a sampling rate of 100 MS/s show that the ADC achieves a 71-d B signal-to-noise and distortion ratio(SNDR),an 85.4-d B spurious-free dynamic range(SFDR), a maximum differential nonlinearity(DNL) of 0.22 LSB and a maximum integral nonlinearity(INL) of 1.4 LSB. A 14-bit 100-MS/s pipelined analog-to-digital converter(ADC) without dedicated front-end sampleand-hold amplifier(SHA) is presented. In addition to elaborate matching of the sampling network in the first stage,a background offset cancellation circuit is proposed in this paper to suppress the offset of the comparators in the first-stage sub-ADC, which ensures the overall offset does not exceed the correction range of the built-in redundant structure. Fabricated in a 0.18- m CMOS technology, the presented ADC occupies a chip area of 12 mm2, and consumes 237 mW from a 1.8-V power supply. Measurement results with a 30.1-MHz input sine wave under a sampling rate of 100 MS/s show that the ADC achieves a 71-d B signal-to-noise and distortion ratio(SNDR),an 85.4-d B spurious-free dynamic range(SFDR), a maximum differential nonlinearity(DNL) of 0.22 LSB and a maximum integral nonlinearity(INL) of 1.4 LSB.
出处 《Journal of Semiconductors》 EI CAS CSCD 2016年第3期81-87,共7页 半导体学报(英文版)
基金 Project supported by the National Natural Science Foundation of China(No.61474092)
关键词 SHA-less pipelined ADC clock skew comparator offset background SHA-less pipelined ADC clock skew comparator offset background
  • 相关文献

参考文献10

  • 1Zhao N, Luo H, Wei Q, et al. A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration. Journal of Semiconductors, 2014, 35(7): 075006.
  • 2Mehr I, Singer L. A 55-mW, 10-bit, 40-Msample/s Nyquist-rate CMOS ADC. IEEE J Solid-State Circuits, 2000, 35(3): 318.
  • 3Devarajan S, Singer L, Kelly D, et al. A 16-bit, 125 MS/s, 385 roW, 78.7 dB SNR CMOS pipeline ADC. IEEE J Solid-State Circuits, 2009, 44(12): 3305.
  • 4Huang P, Hsien S, Lu V, et al. SHA-less pipelined ADC with in situ background clock-skew calibration. IEEE J Solid-State Cir- cuits, 2011, 46(8): 1893.
  • 5Ali A, Dillon C, Sneed R, et al. A 14-bit 125 MS/s IF/RF sam- piing pipelined ADC with 100 dB SFDR and 50 fs jitter. IEEE J Solid-State Circuits, 2006, 41(8): 1846.
  • 6Ali A, Dinc H, Bhoraskar P, et al. A 14 bit 1 GS/s RF sampling pipelined ADC with background calibration. IEEE J Solid-State Circuits, 2014, 49(12): 2857.
  • 7Plas G, Decoutere S, Donnay S. A 0.16 pJ/conversion-step 2.5 mW 1.25 GS/s 4b ADC in a 90 nm digital CMOS pro- cess. IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2006:566.
  • 8Miyahara M, Asada Y, Paik D, et al. A low-noise self-calibrating dynamic comparator for high-speed ADCs. Proc IEEE Asia Solid-State Circuits Conference (A-SSCC), 2008:269.
  • 9Wang K, Fan C, Zhou J, et al. A 14-bit 100 MS/s CMOS pipelined ADC with 11.3 ENOB. Journal of Semiconductors, 2013, 34(8): 085015.
  • 10Chen Y, Chen C, Feng Z, et al. 14-bit 1 O0 MS/s 121 mW pipelinedADC. Journal of Semiconductors, 2015, 36(6): 065008.

同被引文献1

引证文献1

二级引证文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部