期刊文献+

基于电流源拆分均衡布局的14 bit 200 MS/s电流舵DAC设计

Design of 14-bit 200 MS/s Current-Steering DAC Based on Split and Symmetricalal Layout of Current Sources
下载PDF
导出
摘要 对一种高性能的14bit 200 MHz电流舵型数模转换器进行设计.对电流舵DAC主要误差进行分析建模,并以此为依据结合工艺特性计算电流源单元晶体管大小;采用一种新型限幅电路减少输出毛刺;对输出电流源单元和开关阵列采用Q^2 Random Walk布局减少工艺误差,最后采用SMIC 0.18μm混合CMOS工艺对芯片进行实现.采用3.3V/1.8V供电,输入信号频率为1 MHz和20 MHz,采样频率为200 MHz时,SFDR后仿真结果分别为100.1dB,88.3dB. In this paper it proposes a high performance 14-bit 200 Ms/s current-steering DAC. It analyses the non- ideal factors and models the proposal DAC based on Verilog-A, adopts a swing limited circuit to process the control signal of current source switches, and introduces a split and symmetrical layout of current sources scheme to reduce the process error in fabrication. At last, it is fabricated with SMIC 0. 18μm Mixed-Signal CMOS technology. With 3.3 V/1.8 V power supply, the SFDR in the post simulation results of this DAC are 100. 1 dB and 88. 3 dB respectively under the condition of 1 MHz and 20 MHz input signal and 200 MHz sample clock.
出处 《微电子学与计算机》 CSCD 北大核心 2016年第11期60-63,共4页 Microelectronics & Computer
关键词 数模转换器 毛刺 时钟馈通 电流源阵列 digital-to-analog converter glitch clock feed-through current sources array
  • 相关文献

参考文献4

  • 1Pelgrom M J M, Duinmaijer A C J, Welbers A P G. Matching Properties of MOS Transistors [J]. IEEE Jounral of Solid State Circuits, 1989,305 (3) : 624-626.
  • 2王向展,宁宁,徐振涛,杜翎.一种14位400MS/s分段型电流舵DAC的设计[J].微电子学,2011,41(2):199-202. 被引量:4
  • 3Van den Bosch A, Borremans M, Vandenbussche J. A 12bit 200 MHz low glitch CMOS D/A eonverter[C]// proceedings oc the IEEE 1998 Custom Integrated Cir- cuits Conference. [s. l. ]:IEEE, 1998:249-252.
  • 4Takeshi Ueno, Takafumi Yamaji, Tetsuro hakura. A 1. 2-V, 12-bit, 200MSample/s Current-Steering D/A converter in 90-nm CMOS[J]. IEEE Custom Integrat- ed Circuits Conference, 2005,90 (2) : 365-371.

二级参考文献7

  • 1刘卫平,王向展,宁宁,杨谟华,兰中文.电流舵型D/A转换器毛刺理论及改进设计[J].微电子学,2006,36(2):141-144. 被引量:4
  • 2FU D-B, ZHU D-M, ZHOU S-T, et al. Design of 16- bit 400 MSPS current steering D/A converter [C] ff IE.EE 8^th Int Conf ASIC. Changsha, Hunan, China. 2009: 1189-1192.
  • 3CHAN K L, ZHU J-Y, GALION I. A 150 MS/s 14- bit segmented DEM DAC with greater than 83 dB of SFDR across the Nyquilst band [C] ff IEEE Symp VLSI Circ. Kyoto, Japan. 2007: 200-201.
  • 4LIANG S-Q, GAO M-L, YIN Y-S, et al. A 14-bit 320 MSPS segmented current-steering D/A converter for high-speed applications [C] // 4^th IEEE Int Syrup Elec Des, Test and AppL 2008: 111-114.
  • 5CHENG K-H, CHEN T-S, TU C-M. A 14-bit, 200 MS/s digital-to-analog converter without trimming [C] // ISCAS. Taoyuan, Taiwan, China. 2004; 353-358.
  • 6MOSLEM S-H, ALIREZA S-Z, REZA L. Bodydriven enhanced-impedance current source: an approach to the implementation of low-voltage current- steering D/A converters [C] /// ICECS. Marrakech, Moroco. 2007: 1147-1150.
  • 7JACOB J-W, TAN N-X. Modeling of CMOS digital- to-analog converters for telecommunication [J]. IEEE Trans Circ and Syst Ⅱ: Ana and Dig Sign Proc, 1999, 46(5) : 489-499.

共引文献3

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部