期刊文献+

非规则串行程序隐式线程级推测并行发展综述 被引量:2

Survey of implicit thread-level speculation parallel technology for irregular serial programs
下载PDF
导出
摘要 基于片上多核处理器体系结构,概述在非规则串行程序自动并行化领域中,隐式线程级推测并行技术的特点、研究现状、以及所面临的挑战。从程序特征分析、多线程划分、软硬件协同加速方法和性能功耗评估等4个方面,探讨线程级推测技术未来的发展趋势和研究方向。 Based on the system structure of chip multiprocessor(CMP),the development and research status,characteristics and challenges of implicit TLS parallel technology in the field of automatic parallelization of the traditional irregular serial program are reviewed in this paper.A thorough and detailed analysis are conducted on four aspects of the TLS technique,namely program feature analysis,multi-thread partitioning,accelerating method based on hardware and software co-design,and performance and power consumption evaluation.Directions of TLS technology in the future development and some possible research ideas are also presented.
作者 李远成 刘斌
出处 《西安邮电大学学报》 2017年第1期99-105,共7页 Journal of Xi’an University of Posts and Telecommunications
基金 陕西省教育厅科学研究计划资助项目(2013JK1187) 中央高校基本科研业务费专项资金资助项目(2452015194)
关键词 线程级推测 自动化并行 片上多核处理器 软硬件协同设计 非规则程序 thread-level speculation automatic parallelization chip multiprocessor software/hardware co-design irregular serial program
  • 相关文献

参考文献5

二级参考文献45

  • 1王惠明,史萍.图像纹理特征的提取方法[J].中国传媒大学学报(自然科学版),2006,13(1):49-52. 被引量:77
  • 2Steffan J G, Colohan C B, Zhai A, et al. A scalable approach to thread-level speculation[C]. Proceedings of the 27th Annual International Symposium on Computer Architecture, 2000.
  • 3Consel C, Lawall J L, Meur A. A tour of tempo: a program speciallzer for the C language[J]. Science Computer Program, 2004. 52, 1-3, 341-370.
  • 4Hammond L, Hubbert B, Siu M, et al. The stanford hydra CMP[J]. IEEE MICRO Magazine, 2000, 20(2): 71-84.
  • 5Du Zhao-hui, Lim Chu-cheow, Li Xiao-feng, et al. A cost-driven compilation framework for speculative parallelizing sequential program[C]. Proceedings of ACM Conference on Programming Languages, Design and Implementation, 2004.
  • 6Li Xiao-feng, Yang Chen, Du Zhao-hui, et al. Exploiting thread-level speculative parallelism with software value prediction[C]. The Tenth Asia-Pacific Computer Systems Architecture Conference, 2005.
  • 7Wu Y, Breternitz M, Quek J, et al. The aecuracy of initial prediction in two-phase dynamic binary translators [C]. Proceedings of CGO. 04, 2004.
  • 8Hammond L, Wong V, Chen M. Transactional memory coherence and consisteney[C]. Proceedings of the 31st Annual International Symposium on Computer Architecture, 2004.
  • 9Gupta R, Mehofer E, et al. Profile guided compiler optimizations [A]. The Compiler Design Handbook: Optimizations & Machine Code Generation[M], Auerbach Publications, 2002.
  • 10Serwood Timoth, Sair Suleyman, Calder Brad. Phase tracking and prediction [C]. Proceeding of 30th Annual International Symposium on Computer Archticture, 2003.

共引文献33

同被引文献14

引证文献2

二级引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部