期刊文献+

On the design of high-speed energy-efficient successive-approximation logic for asynchronous SAR ADCs

On the design of high-speed energy-efficient successive-approximation logic for asynchronous SAR ADCs
原文传递
导出
摘要 This paper analyzes the power consumption and delay mechanisms of the successive-approximation (SA) logic of a typical asynchronous SAR ADC, and provides strategies to reduce both of them. Following these strategies, a unique direct-pass SA logic is proposed based on a full-swing once-triggered DFF and a self-locking tri-state gate. The unnecessary internal switching power of a typical TSPC DFF, which is commonly used in the SA logic, is avoided. The delay of the ready detector as well as the sequencer is removed from the critical path. A prototype SAR ADC based on the proposed SA logic is fabricated in 130 nm CMOS. It achieves a peak SNDR of 56.3 dB at 1.2 V supply and 65 MS/s sampling rate, and has a total power consumption of 555 μW, while the digital part consumes only 203μW. This paper analyzes the power consumption and delay mechanisms of the successive-approximation (SA) logic of a typical asynchronous SAR ADC, and provides strategies to reduce both of them. Following these strategies, a unique direct-pass SA logic is proposed based on a full-swing once-triggered DFF and a self-locking tri-state gate. The unnecessary internal switching power of a typical TSPC DFF, which is commonly used in the SA logic, is avoided. The delay of the ready detector as well as the sequencer is removed from the critical path. A prototype SAR ADC based on the proposed SA logic is fabricated in 130 nm CMOS. It achieves a peak SNDR of 56.3 dB at 1.2 V supply and 65 MS/s sampling rate, and has a total power consumption of 555 μW, while the digital part consumes only 203μW.
出处 《Journal of Semiconductors》 EI CAS CSCD 2017年第8期87-92,共6页 半导体学报(英文版)
基金 supported by the National Natural Science Foundation of China(Nos.61204033,61331015) the Fundamental Research Funds for the Central Universities(No.WK2100230015) the Funds of Science and Technology on Analog Integrated Circuit Laboratory(No.9140C090111150C09041)
关键词 analog-to-digital conversion successive approximation LOW-POWER HIGH-SPEED internal switchingactivities analog-to-digital conversion successive approximation low-power high-speed internal switchingactivities

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部