期刊文献+

GA-BASED MAXIMUM POWER DISSIPATION ESTIMATION OF VLSI SEQUENTIAL CIRCUITS OF ARBITRARY DELAY MODELS

GA-BASED MAXIMUM POWER DISSIPATION ESTIMATION OF VLSI SEQUENTIAL CIRCUITS OF ARBITRARY DELAY MODELS
下载PDF
导出
摘要 In this paper, the glitching activity and process variations in the maximum power dissipation estimation of CMOS circuits are introduced. Given a circuit and the gate library, a new Genetic Algorithm (GA)-based technique is developed to determine the maximum power dissipation from a statistical point of view. The simulation on 1SCAS-89 benchmarks shows that the ratio of the maximum power dissipation with glitching activity over the maximum power under zero-delay model ranges from 1.18 to 4.02. Compared with the traditional Monte Carlo-based technique, the new approach presented in this paper is more effective. In this paper, the glitching activity and process variations in the maximum power dissipation estimation of CMOS circuits are introduced. Given a circuit and the gate library,a new Genetic Algorithm (GA)-based technique is developed to determine the maximum power dissipation from a statistical point of view. The simulation on ISCAS-89 benchmarks shows that the ratio of the maximum power dissipation with glitching activity over the maximum power under zero-delay model ranges from 1.18 to 4.02. Compared with the traditional Monte Carlo-based technique, the new approach presented in this paper is more effective.
出处 《Journal of Electronics(China)》 2002年第4期378-386,共9页 电子科学学刊(英文版)
基金 Supported by NSF of the United States under contract 5978 East Asia and Pacific Program 9602485
关键词 CMOS sequential circuits Maximum power dissipation estimation Genetic algorithm Logic simulation Monte-Carlo technique CMOS电路 遗传算法 逻辑模拟 蒙特卡洛技术 最大功耗估计 时序电路
  • 相关文献

参考文献1

  • 1Y. M. Jiang,K. T. Cheng,A. Krstic.Estimation of maximum power and instantaneous current using a genetic algorithm, in Proc[]..1997

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部