期刊文献+

3D SoC并行测试中TAM调度优化设计 被引量:1

TAM Scheduling Optimal Design in 3D SoC Parallel Testing
下载PDF
导出
摘要 提出了一种在功耗及测试并行性约束下三维片上系统(System on Chip,SoC)绑定中测试阶段并行测试的优化策略,通过最大限度地利用测试访问机制(Test Access Mechanism,TAM)资源,大大减少了测试时间,降低了测试成本。在3D SoC的测试过程中系统TAM资源十分有限,通过设计相应的测试外壳结构,对系统当前状态下空闲的TAM资源与待测芯核内部扫描链进行重新分配,使待调度的芯核提前进入测试阶段,减少了并行测试过程中的空闲时间块。在该结构基础上调整各芯核调度顺序,使测试过程满足各项约束条件。在ITC’02电路上的实验结果表明,在同样的功耗约束及测试并行性约束条件下,所提方法与现有方法相比更有效地降低了测试时间。 An optimized strategy is proposed for 3D System on Chip(SoC)parallel testing in the mid-bond test phase under power and multi-core test parallelism constraints.By reasonably allocating Test Access Mechanism(TAM),test time is greatly reduced and test cost is also reduced.In the testing process of 3D SoC,the TAM resource of the chip is very limited.The method of this paper makes the core of each layer in test schedule in order by the number of testing TAM resources occupied.By designing the corresponding test wrapper structure,the idle TAM resources under the current state of the system and the internal scan chains of cores under test are redistributed,in order to make cores waiting for scheduling advance into test phase,and reduce idle time in parallel testing.On the basis of the structure,the scheduling sequence of each core is adjusted to make the test process meet all constraints.Experimental results show that compared with traditional methods,the method proposed in this paper reduces the test time more effectively.
作者 吴欣舟 方芳 王伟 WU Xinzhou;FANG Fang;WANG Wei(School of Computer Science and Information Engineering,Hefei University of Technology,Hefei 230009,China;School of Management,Hefei University of Technology,Hefei 230009,China)
出处 《计算机工程与应用》 CSCD 北大核心 2020年第4期31-36,共6页 Computer Engineering and Applications
基金 国家自然科学基金(No.61474035,No.61204046,No.61432004,No.61306049) 国家自然科学基金青年基金项目(No.61106037)
关键词 三维片上系统(3D SoC) 测试访问机制(TAM) 测试外壳 测试调度 测试时间 3D System on Chip(3D SoC) Test Access Mechanism(TAM) test wrapper test scheduling test time
  • 相关文献

参考文献5

二级参考文献41

  • 1雷加,方刚.一种基于遗传算法的SoC测试调度方法[J].仪器仪表学报,2007,28(S1):15-17. 被引量:6
  • 2杨军,罗岚.基于TCG图和模拟退火算法的SoC测试调度[J].电路与系统学报,2006,11(5):37-43. 被引量:1
  • 3CHAKRABARTY K. Optimal test access architectures for system-on-a-chip[ J]. ACM Trans. Design Automation of Electronic System ,2001,6 ( 1 ) :26-49.
  • 4ZHAO D, UPADHYAYA S. Dynamically partitioned test scheduling with adaptive TAM configuration for powerconstrained SoC testing[J]. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2005,24 (6) :956-965.
  • 5WEI Z, REDDY S M, POMERANZ I, et al. SoC test scheduling using simulated annealing[ C ]. Proceedings of IEEE VLSI Test Symposium. Napa Valley, California,2003 : 325-330.
  • 6GUO P N, CHENG C K, YOSHIMURA T. An O-tree representation of non-slicing floorplan and its applications [ C]. Proc. DAC, LosAngeles, 1999:268-273.
  • 7CHANGYC,CHANGYW,WU GM, et al. Wu. B^*- Trees: A new representation for non-slicing floorplans [ C ]. DAC, California, 2000:458-463.
  • 8VIKRAM I, KRISHNENDU C, ERIK J M. Test wrapper and test access mechanism co-optimization for system-onchip [ C ]. International Test Conference. Baltimore, 2001 : 1023-1032.
  • 9HO A J, KANG S. SoC test scheduling algorithm using ACO-based rectangle packing [ C ]. International Conference on Intelligent Computing, Kunming, 2006 : 655-660.
  • 10YU Y, PENG X Y, PENG Y. A test scheduling algorithm based on two-stage GA [ J ]. Journal of Physics. Conference Series ,2006,48 ( 1 ) :658-662.

共引文献33

同被引文献18

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部