期刊文献+

CMOS analog and mixed-signal phase-locked loops: An overview 被引量:2

下载PDF
导出
摘要 CMOS analog and mixed-signal phase-locked loops(PLL)are widely used in varies of the system-on-chips(SoC)as the clock generator or frequency synthesizer.This paper presents an overview of the AMS-PLL,including:1)a brief introduction of the basics of the charge-pump based PLL,which is the most widely used AMS-PLL architecture due to its simplicity and robustness;2)a summary of the design issues of the basic CPPLL architecture;3)a systematic introduction of the techniques for the performance enhancement of the CPPLL;4)a brief overview of ultra-low-jitter AMS-PLL architectures which can achieve lower jitter(<100 fs)with lower power consumption compared with the CPPLL,including the injection-locked PLL(ILPLL),subsampling(SSPLL)and sampling PLL(SPLL);5)a discussion about the consideration of the AMS-PLL architecture selection,which could help designers meet their performance requirements.
作者 Zhao Zhang
出处 《Journal of Semiconductors》 EI CAS CSCD 2020年第11期13-30,共18页 半导体学报(英文版)
基金 supported by the Pioneer Hundred Talents Program,Chinese Academy of Sciences.
  • 相关文献

参考文献2

二级参考文献26

  • 1Hadjichristos A,Cassia M,Kim H. Single-chip RF CMOS UMTS/EGSM transceiver with integrated receive diversity and GPS[A].San Francisco,CA,USA,2009.118.
  • 2Osmany S A,Herzel F,Scheytt J C. An integrated 0.6-4.6 GHz,5-7 GHz,10-14 GHz,and 20-28 GHz frequency synthesizer for software-defined radio applications[J].IEEE Journal of Solid-State Circuits,2010,(09):1657.doi:10.1109/JSSC.2010.2051476.
  • 3Badets F,Camino L,Rieubon S. A multimode GSM/DCS/WCDMA double loop frequency synthesizer[A].Asian,2005.201.
  • 4Razavi B. RF microelectronics[M].Upper Saddle River New Jersey:Prentice-Hall,1998.
  • 5Park D,Cho S H. A 2.5-GHz 860 μW charge-recycling fractional-N frequency synthesizer in 130 nm CMOS[A].2008.88.
  • 6Kuang X F,Wu N J. A fast-settling PLL frequency synthesizer with direct frequency presetting[A].San Francisco,CA,USA,2006.204.
  • 7Feng P,Li Y L,Wu N J. An ultra low power non-volatile memory in standard CMOS process for passive RFID tags[A].2009.713.
  • 8Marutani M,Anbutsu H,Kondo M. An 18 mW 90 to 770 MHz synthesizer with agile auto-tuning for digital TV-tuners[A].San Francisco,CA,USA,2006.192.
  • 9Nonis R,Palumbo E,Palestri P. A design methodology for MOS current-mode logic frequency dividers[J].IEEE Transactions on Circuits and Systems,2007,(02):245.doi:10.1109/TCSI.2006.885999.
  • 10Mirzaei A. A very low power CMOS,1.5 V,2.5 GHz prescaler[A].2002.378.

共引文献1

同被引文献11

引证文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部