期刊文献+

Statistical static timing analysis for circuit aging prediction

原文传递
导出
摘要 Complementary metal oxide semiconductor(CMOS)aging mechanisms including bias temperature instability(BTI)pose growing concerns about circuit reliability.BTI results in threshold voltage increases on CMOS transistors,causing delay shifts and timing violations on logic circuits.The amount of degradation is dependent on the circuit workload,which increases the challenge for accurate BTI aging prediction at the design time.In this paper,a BTI prediction method for logic circuits based on statistical static timing analysis(SSTA)is proposed,especially considering the correlation between circuit workload and BTI degradation.It consists of a training phase,to discover the relationship between circuit scale and the required workload samples,and a prediction phase,to present the degradations under different workloads in Gaussian probability distributions.This method can predict the distribution of degradations with negligible errors,and identify 50%more BTI-critical paths in an affordable time,compared with conventional methods.
出处 《The Journal of China Universities of Posts and Telecommunications》 EI CSCD 2021年第2期14-23,共10页 中国邮电高校学报(英文版)
基金 3the High Performance Computing Center of Shanghai University,Shanghai Engineering Research Center of Intelligent Computing System(19DZ2252600) supported by State Key Laboratory of Computer Architecture(Institute of Computing Technology,Chinese Academy of Sciences)(CARCH201909)。
  • 相关文献

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部