期刊文献+

A Two-Dimension Time-Domain Comparator for Low Power SAR ADCs

下载PDF
导出
摘要 This paper presents a two-dimension time-domain comparator suitable for low power successive-approximation register(SAR)analog-to-digital converters(ADCs).The proposed two-dimension time-domain comparator consists of a ring oscillator collapse-based comparator and a counter.The propagation delay of a voltage controlled ring oscillator depends on the input.Thus,the comparator can automatically change the comparison time according to its input difference,which can adjust the power consumption of the comparator dynamically without any control logic.And a counter is utilized to count the cycle needed to finish a comparison when the input difference is small.Thus,the proposed comparator can not only provide the polarity of the input,but also the amount information of the input,which helps to skip most of the SAR cycles when the initial input is small.Thus,most energy can be saved when the initial input is small.The proposed time-domain comparator is designed in 0.18μm CMOS technology.Simulation results demonstrate that the comparator can not only save power consumption,but also give the design flexibility,and the current is only nA level when the supply voltage is 0.6 V.
出处 《Computers, Materials & Continua》 SCIE EI 2020年第11期1519-1529,共11页 计算机、材料和连续体(英文)
基金 This work was supported partly by the National Natural Science Foundation of China under grant No.61704015 the General program of Chongqing Natural Science Foundation(a special program for the fundamental and frontier research)under grant No.cstc2019jcyj-msxmX0108.
  • 相关文献

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部