期刊文献+

Strategy to mitigate single event upset in 14-nm CMOS bulk FinFET technology

下载PDF
导出
摘要 Three-dimensional(3 D)TCAD simulations demonstrate that reducing the distance between the well boundary and N-channel metal-oxide semiconductor(NMOS)transistor or P-channel metal-oxide semiconductor(PMOS)transistor can mitigate the cross section of single event upset(SEU)in 14-nm complementary metal-oxide semiconductor(CMOS)bulk Fin FET technology.The competition of charge collection between well boundary and sensitive nodes,the enhanced restoring currents and the change of bipolar effect are responsible for the decrease of SEU cross section.Unlike dualinterlock cell(DICE)design,this approach is more effective under heavy ion irradiation of higher LET,in the presence of enough taps to ensure the rapid recovery of well potential.Besides,the feasibility of this method and its effectiveness with feature size scaling down are discussed.
作者 李东青 刘天奇 赵培雄 吴振宇 王铁山 刘杰 Dong-Qing Li;Tian-Qi Liu;Pei-Xiong Zhao;Zhen-Yu Wu;Tie-Shan Wang;Jie Liu(Institute of Modern Physics,Chinese Academy of Sciences,Lanzhou 730000,China;University of Chinese Academy of Sciences,Beijing 100049,China;School of Physical Science and Technology,Lanzhou University,Lanzhou 730000,China;National University of Defense Technology,Changsha 410000,China;Tsinghua University,Beijing 100084,China)
出处 《Chinese Physics B》 SCIE EI CAS CSCD 2022年第5期527-534,共8页 中国物理B(英文版)
基金 Project supported by the National Natural Science Foundation of China(Grant Nos.12035019,11690041,and 62004221)。
  • 相关文献

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部