摘要
The reconfigurable chip,which integrates the advantages of high performance,high flexibility,high parallelism,low power consumption,and low cost,has achieved rapid development and wide application.Generally,the control part and the computing part of algorithm is accelerated based on different reconfigurable architectures,but it is difficult to obtain overall performance improvement.For improving efficiency of reconfigurable structure both for the control part and the computing part,a hybrid of instruction-driven and data-driven self-reconfigurable cell array is proposed.On instruction-driven mode,processing element(PE)works like a reduced instruction set computer(RSIC)machine,which is mainly for the control part of algorithm.On data-driven mode,data is calculated by flowing between the preconfigured PEs,which is mainly for the computing of algorithm.For verifying the efficiency of architecture,some high-efficiency video coding(HEVC)video compression algorithms are implemented on the proposed architecture.The proposed architecture has been implemented on Xilinx FPGA Virtex UltraScale VU440 develop board.The same circuitry is able to run at75 MHz.Compared with the architecture that only supports instruction-driven,the proposed architecture has better calculation efficiency.
作者
山蕊
XIA Xinyuan
YANG Kun
CUI Xinyue
LIAO Wang
GAO Xu
SHAN Rui;XIA Xinyuan;YANG Kun;CUI Xinyue;LIAO Wang;GAO Xu(School of Electronic Engineering,Xi’an University of Posts and Telecommunications,Xi’an 710121,P.R.China;School of Safety Science and Engineering,Xi’an University of Science and Technology,Xi’an 710054,P.R.China)
基金
Supported by the National Natural Science Foundation of China(No.61802304,61834005,61772417,61634004)
the Shaanxi Province Key R&D Plan(No.2021GY-029).