期刊文献+

一种具有时标对齐功能的存储器设计

A memory design with time scale alignment function
下载PDF
导出
摘要 大型装备在实验中获得的数据对后续设备的研究及改进有着重要意义,因此获得可靠有效的实验数据至关重要。该文提出了一种基于FPGA的数据存储器设计,通过工作模式、接口电路、时标对齐及存储逻辑等的设计,实现了对多路数据的可靠存储。经实验验证,该存储器时序控制合理、工作状态可靠,能够满足高可靠性的实验数据获取要求,对装备的研发及改进有着重要的参考依据。 The data obtained in the experiment of large equipment is of great significance to the research and improvement of subsequent equipment,so it is very important to obtain effective experimental data reliably.This paper presents a design of multi⁃mode data memory based on FPGA.Through the design of working mode,interface circuit,time scale alignment and storage logic,the reliable storage of multi⁃channel data is realized.The experimental results show that the memory has reasonable timing control and reliable working state,can meet the requirements of high reliability test data acquisition,and has an important reference basis for the reseach&development and improvement of equipment.
作者 林天鹏 陈辉 张彦军 翟成瑞 LIN Tianpeng;CHEN Hui;ZHANG Yanjun;ZHAI Chengrui(State Key Laboratory of Dynamic Measurement Technology,North University of China,Taiyuan 030051,China;Beijing Aerospace System Engineering Institute,Beijing 100076,China)
出处 《电子设计工程》 2023年第7期165-168,174,共5页 Electronic Design Engineering
关键词 数据存储器 FPGA 时标对齐 无效块检查 data memory FPGA time scale alignment invalid block check
  • 相关文献

参考文献7

二级参考文献49

共引文献28

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部