期刊文献+

智能报表数据存储优化

下载PDF
导出
摘要 本文基于集团的平台底座智能报表,从数据库慢、数据存储优化的层面、数据存储的安全性、数据存储的准确性四个方面、对底座智能报表的设计与研究进行分析,最后分析讲解了系统实施内容和方法。
出处 《电子技术与软件工程》 2023年第7期248-251,共4页 ELECTRONIC TECHNOLOGY & SOFTWARE ENGINEERING
  • 相关文献

参考文献3

二级参考文献80

  • 1Intel. Intel Xeon Processor E5 2699 v3 [OL]. [2014-12 -15]. http://ark, intel, com/products/81061.
  • 2Vardhan A, Srikant Y. Exploiting critical data regions to reduce data cache energy consumption [C] //Proc of the 17th Int Workshop on Software and Compilers for Embedded Systems. New York.- ACM, 2013~ 69-78.
  • 3Chang M, Rosenfeld P, Lu S, et al. Technology comparison for large last level caches (L3Cs) : Lowqeakage SRAM, low write energy STT-RAM, and refresh optimized eDRAM [C] //Proc of the 19th Int Syrup on High Performance Computer Architecture (HPCA2013). Piscataway, NJ: IEEE, 2013: 143-154.
  • 4Wu Xiaoxia, Li Jian, Zhang Lixin, et al. Hybrid cache architecture with disparate memory technologies [C] //Proc of the 36th Annual lnt Symp on Computer Architecture (ISCA 2009). New York: ACM, 2009:34-45.
  • 5Chen Yuting, Cong Jason, Huang Hut, et al. Dynamically reconfigurable hybrid cache: An energy-efficient last level cache design[C] //Proc of the Conf on Design, Automation and Test in Europe. Piscataway, NJ: IEEE, 2012:12-16.
  • 6Li Yong, Chen Yiran, Jones A. A software approach for combating asymmetries of non volatile memories [C] //Proc of the 2012 Ac'M/1EEE Int Symp on Low Power Electronics and Design (ISLPED 2012). New York: ACM, 2012: 191- 196.
  • 7Venkatesan R, Kozhikkottu V, Augustine C, et al. TapeCache: A high density, energy efficient cache based on domain wall memory [C] //Proc of the 2012 ACM/IEEE Int Symp on Low Power Electronics and Design (ISLPED 2012). New York~ ACM, 2012:185-190.
  • 8Kryder M, Chang S. After hard drives--What comes next? [J]. IEEETranson Magnetics, 2009, 10(45): 3406-3413.
  • 9Zhao W, Zhang Y, Trinh H, et al. Magnetic domain-wall racetrack memory for high density and fast data storage [C] //Proe of the llth IEEE Int Conf on Solid State and Integrated Circuit Technology (ICSICT2012). Piscataway, NJ: IEEE, 2012:1-4.
  • 10Smullen C, Mohan V, Nigam A, et al. Relaxing non volatility for fast and energy-efficient STT RAM caches [C] //Proc of the 17th IEEE Int Syrup on High Performance Computer Architecture (HPCA2011). Piscataway, NJ: IEEE, 2011:50-61.

共引文献18

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部