期刊文献+

Charge trapping effect at the interface of ferroelectric/interlayer in the ferroelectric field effect transistor gate stack

下载PDF
导出
摘要 We study the charge trapping phenomenon that restricts the endurance of n-type ferroelectric field-effect transistors(FeFETs)with metal/ferroelectric/interlayer/Si(MFIS)gate stack structure.In order to explore the physical mechanism of the endurance failure caused by the charge trapping effect,we first establish a model to simulate the electron trapping behavior in n-type Si FeFET.The model is based on the quantum mechanical electron tunneling theory.And then,we use the pulsed I_d-V_g method to measure the threshold voltage shift between the rising edges and falling edges of the FeFET.Our model fits the experimental data well.By fitting the model with the experimental data,we get the following conclusions.(i)During the positive operation pulse,electrons in the Si substrate are mainly trapped at the interface between the ferroelectric(FE)layer and interlayer(IL)of the FeFET gate stack by inelastic trap-assisted tunneling.(ii)Based on our model,we can get the number of electrons trapped into the gate stack during the positive operation pulse.(iii)The model can be used to evaluate trap parameters,which will help us to further understand the fatigue mechanism of FeFET.
作者 孙晓清 徐昊 柴俊帅 王晓磊 王文武 Xiaoqing Sun;Hao Xu;Junshuai Chai;Xiaolei Wang;Wenwu Wang(Key Laboratory of Microelectronics&Integrated Technology,Institute of Microelectronics,Chinese Academy of Sciences,Beijing 100029,China;College of Microelectronics,University of Chinese Academy of Sciences,Beijing 100049,China;Bureau of Major R&D Programs Chinese Academy of Sciences,Beijing 100864,China)
出处 《Chinese Physics B》 SCIE EI CAS CSCD 2023年第8期457-464,共8页 中国物理B(英文版)
基金 Project supported by the National Natural Science Foundation of China(Grant No.92264104)。
  • 相关文献

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部