期刊文献+

一种高效能可重构1024位大数乘法器的设计

Design of an efficient and reconfigurable 1024 bit large numbers multiplier
下载PDF
导出
摘要 在SM9加密等算法中经常使用大数乘法,为了解决大数乘法中关键电路延迟过高、能耗过大的问题,设计了一种基于流水线的可重构1024位乘法器。使用64位乘法单元和128位先行进位加法单元,分20个周期流水产生最终结果,缓解了传统乘法器中加法部分的延时,实现电路复用,有效减小能耗。在SMIC 0.18μm工艺库下,关键电路延迟2.5 ns,电路面积7.03 mm^(2),能耗576 mW。 Large number multiplication is often used in algorithms such as SM9 encryption.In order to solve the problem of high delay and energy consumption in key circuits in large number multiplication,a reconfigurable 1024 bit multiplier based on pipeline was designed.By using 64 bit multiplication units and 128 bit carry ahead addition units,the final result is generated in 20 cycles,alleviating the delay of the addition part in traditional multipliers,achieving circuit multiplexing,and effectively reducing energy consumption.In the SMIC 0.18μm process library,the critical circuit has a delay of 2.5 ns,a circuit area of 7.03 mm^(2),and an energy consumption of 576 mW.
作者 苏成 夏宏 Su Cheng;Xia Hong(North China Electric Power University,Beijing 100096,China)
机构地区 华北电力大学
出处 《电子技术应用》 2024年第3期31-35,共5页 Application of Electronic Technique
关键词 大数乘法器 流水线 华莱士树 可重构 large number multiplication pipeline Wallace tree reconfigurable
  • 相关文献

参考文献8

二级参考文献38

  • 1黄舒怀,蔡敏.超前进位加法器的一种优化设计[J].半导体技术,2004,29(8):65-68. 被引量:5
  • 2安印龙,许琪,杨银堂.并行加法器的研究与设计[J].晋中师范高等专科学校学报,2003,20(4):330-334. 被引量:9
  • 3靳战鹏,沈绪榜,罗旻.并行前缀加法器的研究与实现[J].微电子学与计算机,2005,22(12):92-95. 被引量:6
  • 4Pai Yuting,Chen Yukumg.The fastest carry lookahead adder,Second IEEE International Workshop on Electronic Design,Test and Applications,2004:434-436.
  • 5DONGHO K, AMBLER T. Low power carry lookahead adder by using dependency between generation and propagation [A]. Proc Devc,Circ Syst,3rd IEEE Intl Conf [C]. 2000. C68/1 -C68/6.
  • 6MANZOUL M A. Parallel CLA algorithm for fast addition [A]. Proc Intl Par Comput EE Conf [C]. 2000.55-58.
  • 7BELLAOUAR A, MOHAMED E I. Low-power digital VLSI design[M].Kluwer Academic Publishes,1995.
  • 8PIGUET C. Logic design for low-power CMOS circuits[A]. IEEE Rgn 10 Micro-e VLSI Intl Conf [C]. 1995.299-302.
  • 9Patterson David A,Hennessy John L.Computer Architec-ture:AQuantitative Approach[]..1996
  • 10Pascal C. H. Meier,Rob A. Rutenbar,L. Richard Carley.Exploring Multiplier Architecture and Layout for Low Power[].Proceedings of the IEEE Custom Integrated Circuits Conference.1996

共引文献16

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部