期刊文献+

A Loop-Based Apparatus for At-Speed Self-Testing

A Loop-Based Apparatus for At-Speed Self-Testing
原文传递
导出
摘要 At-speed testing using external tester requires an expensive equipment, thus built-in self-test (BIST) is an alternative technique due to its ability to perform on-chip at-speed self-testing. The main issue in BIST for at-speed testing is to obtain high delay fault coverage with a low hardware overhead. This paper presents an improved loop-based BIST scheme, in which a configurable MISR (multiple-input signature register) is used to generate test-pair sequences. The structure and operation modes of the BIST scheme are described. The topological properties of the state-transit ion- graph of t he proposed B IS T scheme are analyzed. B ased on it, an approach to design and efficiently implement the proposed BIST scheme is developed. Experimental results on academic benchmark circuits are presented to demonstrate the effectiveness of the proposed BIST scheme as well as the design approach. At-speed testing using external tester requires an expensive equipment, thus built-in self-test (BIST) is an alternative technique due to its ability to perform on-chip at-speed self-testing. The main issue in BIST for at-speed testing is to obtain high delay fault coverage with a low hardware overhead. This paper presents an improved loop-based BIST scheme, in which a configurable MISR (multiple-input signature register) is used to generate test-pair sequences. The structure and operation modes of the BIST scheme are described. The topological properties of the state-transit ion- graph of t he proposed B IS T scheme are analyzed. B ased on it, an approach to design and efficiently implement the proposed BIST scheme is developed. Experimental results on academic benchmark circuits are presented to demonstrate the effectiveness of the proposed BIST scheme as well as the design approach.
出处 《Journal of Computer Science & Technology》 SCIE EI CSCD 2001年第3期278-285,共8页 计算机科学技术学报(英文版)
基金 the National Natural Science Foundation of China under grant Nos.69976002and 69733010.
关键词 built-in self-test at-speed test multiple input shift register state transition graph built-in self-test, at-speed test, multiple input shift register, state transition graph
  • 相关文献

参考文献6

  • 1Li X,J Comput Sci Technol,2000年,15卷,5期,472页
  • 2Chen C A,IEEE Trans. Computers,1996年,45卷,3期,257页
  • 3Chen C H,IEEE Trans VLSI Systems,1994年,2卷,3期,273页
  • 4Li X,Proc IEEE 1995 Region Ten Coof Computer Communication Control and Power Engineering(TENCON'93),1993年,89页
  • 5Zhang S,Proc IEEE 1992 Int Conf Computer Design(ICCD'92),1992年,260页
  • 6Kim K,IEEE Trans CAD,1988年,7卷,8期,919页

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部