期刊文献+

A Novel RTL Behavioral Description Based ATPG Method 被引量:8

原文传递
导出
摘要 The paper proposes a novel ATPG (Automatic Test Pattern Generation) methodbased on RTL (Register Transfer Level) behavioral descriptions in HDL (Hardware DescriptionLanguage). The method is simulation-based. Firstly, it abstracts RTL behavioral descriptionsto Process Controlling Trees (PCT) and Data Dependency Graphs (DDG), which are used forbehavioral simulation and data tracing. Transfer faults are extracted from DDG edges, whichcompose a fault set needed for test generation. Then, simulation begins without specifying inputsin advance, and a request-echo strategy is used to fix some uncertain inputs if necessary. Finally,when the simulation ends, the partially fixed input sequence is the generated test sequence. Theproposed request-echo strategy greatly reduces unnecessary backtracking, and always tries to coveruncovered transfer faults. Therefore, the proposed method is very efficient, and generates tests withgood quality. Experimental results demonstrate that the proposed method is better than ARTISTin three aspects: (1) the CPU time is shorter by three orders of magnitude; (2) the test length isshorter by 52%; and (3) the fault coverage is higher by 0.89%.
出处 《Journal of Computer Science & Technology》 SCIE EI CSCD 2003年第3期308-317,共10页 计算机科学技术学报(英文版)
基金 国家自然科学基金,计算技术研究所青年基金
  • 相关文献

参考文献8

  • 1Min Y, Su S Y H. Testing functional faults in VLSI. In Proc. ACM/IEEE 19th Design Automation Conf., Las Vegas, NA, USA, June, 1982, pp.384-392.
  • 2Corno F, Reorda M Sonza, Squillero G. High-level observability for effective high-level ATPG. In Proc. 18th IEEE VLSI Test Symposium (VTSPO00), Montreal,Canada, May, 2000, pp.411-416.
  • 3Corno F, Reorda M Sonza, Squillero G. RTL ITC99 benchmarks and first ATPG result. IEEE Design & Test of Computers, July-August 2000, pp.44-53.
  • 4Corno F, Prinetto P, Rebaudengo M et al. GATTO: A genetic algorithm for automatic test pattern generation for large synchronous circuits. IEEE Trans. Computer-Aided Design, August, 1996, 15(8): 943-951.
  • 5Chiusano S, Corno F, Prinetto P. A test pattern generation algorithm exploiting behavioral information. In Proc. IEEE Asian Test Symposium (ATS'98), Singapore, December, 1998, pp.480-485.
  • 6Tupuri R S, Krishnamachaxy A, Abraham J A. Test generation for gigahertz processors using an automatic functional constraint extractor. In Proc. ACM/IEEE Design Automation Conference (DAC'99), 1999, New Orleans, Louisiana, pp.647--652.
  • 7Chen C H, Noh T H. VHDL behavioral ATPG and fault simulation of digital systems. IEEE Trans. Aerospace and Electronic System, April, 1998, 34(2): 428-447.
  • 8Indradeep Ghosh, Masahiro Fujita. Automatic test pattern generation for functional register-transfer level circuits using assignment decision diagrams. IEEE Trans.Computer-Aided Design of Integrated Circuits and Systems, Maxch, 2001, 20(3): 402-415.

同被引文献50

引证文献8

二级引证文献8

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部