期刊文献+

SoC设计中的IP核复用技术研究 被引量:9

A Research of IP Reuse Technology in SoC Designing
下载PDF
导出
摘要 论述了系统集成芯片设计中 IP核复用的设计方法。以 Estar1嵌入式微处理器设计为例 ,讨论了 IP软核设计复用技术的应用方法及特点 ,并针对 Estar1中 IP核选择与实现进行了说明。 In this paper,the IP reuse technology in SoC designing is mainly discussed. At the same time the implementation method and characteristics of the IP reuse technology in SoC design are discussed in detail with an example of Estar1 embedded processor designing. And it also discusses the IP core selection in Estar1 designing.
出处 《青岛科技大学学报(自然科学版)》 CAS 2003年第3期260-263,共4页 Journal of Qingdao University of Science and Technology:Natural Science Edition
  • 相关文献

参考文献10

  • 1陈岚,唐志敏.单片系统(SoC)设计技术[J].计算机研究与发展,2002,39(1):9-16. 被引量:12
  • 2朱全庆,邹雪城,东振中,黄峰,童建农.片上系统中的IP复用[J].半导体技术,2001(7):3-7. 被引量:11
  • 3章立生,韩承德,等.SoC芯片设计方法及标准化[J].计算机研究与发展,2002,39(1):1-8. 被引量:17
  • 4朱洪海,林良明,颜国正.通用串行总线的原理及其实现[J].计算机工程,2000,26(10):185-187. 被引量:7
  • 5Michael Keating,Pierre Bricaud. Reuse methodology manual for system-on-a-chip design[M]. Boston/Dorecht/London:Kluwer academic publishers,2000.
  • 6Han Qi, Zheng Jiang, Jia Wei. IP reusable design methodology[J]. ASIC, 2001. Proceedings 4th International Conference, 2001,756-759.
  • 7Pran Kurup,Taher Abbasi. It's the methodology,stupid![M]. Germany:Bytek Design,lnc. 1998.
  • 8Reinaldo A B,William R L. Designing systems-on-chip using cores[J]. Annual ACM IEEE Design Automation Conference, Proceedings of 37th conference on design automation,2000,420-425.
  • 9Gajski D D,Wu A C. Essential issues for IP reuse[J]. Design Automation Conference, 2000, 37-42.
  • 10Bergamaschi R,Lee W R, Bhattacharya D. Coral-automating the design of systems-on-chip using cores[J]. Custom Integrated Circuits Conference, Proceedings of the IEEE 2000,109 -112.

二级参考文献51

  • 1[1]Intel, Microsoft, Nortel, DEC, Compaq, IBM, NEC. Universal Serial Bus Specification. Revision 1.1.1998
  • 2[2]Intel. Intel 8x930Ax Universal Serial Bus Microcontroller.Advance Information, 1998, 8:23
  • 3[3]Weiss R. USB Gives PCs Serial Access. Computer Design. 1998(2):78
  • 4[4]Sutton R 5. Intel 8x930Hx Universal Serial Bus Hub Peripheral Controller. Advances in Information Processing System, 1996,6:18
  • 5C Lennard. Enabling VC exchange through system-level VC standards. In: Proc of Forum on Design Language. Lyon, France, 1999
  • 6Christopher K Lennard et al. Standard for system level design: Practical, reality or solution in search of a question? In: Proc of the Design, Automation and Test in Europe Conf. Paris, France, 2000
  • 7K Kücükcakar. Analysis of merging core-based design lifecycle. In: ICCAD'98. San Jose, California, 1998
  • 8VSI Alliance. VSIA Architecture Document, Version 1.0. 1997. http:∥www.vsi.org/library/vsi-or.pdf
  • 9D Cottrell, D Mallis, J Morrell. CHDStd-A model for deep submicron design tools. In: Proc of Asia and South Pacific Design Automation Conf. Yokohama, Japan, 1998
  • 10P Flake, S Davidmann. Superlog, a unified design language for system-on-chip. In: Proc of the Asia South-Pacific Design Automation Conf. Yokohama, Japan, 2000

共引文献42

同被引文献81

引证文献9

二级引证文献21

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部