期刊文献+

基于FPGA的32位浮点FFT处理器的设计 被引量:9

FPGA-based Design of a 32 Bit Floating-point FFT Processor
下载PDF
导出
摘要 介绍了一种基于FPGA的1024点32位浮点FFT处理器的设计。采用改进的蝶形运算单元,减小了系统的硬件消耗,改善了系统的性能。详细讨论了32位浮点加法器/减法器、乘法器的分级流水技术,提高了系统性能。浮点算法的采用使得系统具有较高的处理精度。 An FPGA-based design of a 32 bit floating-point FFT processor used to compute 1024 points FFT is presented.Because of the utilization of improved butterfly processor, hardware consumption is reduced and the performance is improved. The pipelining technique of 32 bit floating-point adder/subtracter and multiplier is introduced in detail, which can enhance the performance of the FFT processor.High precision is achieved due to the inherence of the floating-point algorithm.
出处 《电讯技术》 北大核心 2003年第6期73-77,共5页 Telecommunication Engineering
关键词 FPGA 蝶形运算单元 快速傅里叶变换 浮点FFT处理器 分级流水 可编程门阵列 Digital signal processing FFT Floating-point adder/subtracter Floating-point multiplier Pipelining FPGA Design
  • 相关文献

同被引文献38

  • 1万红星,陈禾,韩月秋.一种高速并行FFT处理器的VLSI结构设计[J].电子技术应用,2005,31(5):45-48. 被引量:15
  • 2马维祯.快速傅里叶变换FFT的发展现状──纪念FFT发表30周年[J].华南理工大学学报(自然科学版),1995,23(5):37-46. 被引量:6
  • 3丁玉美.数字信号处理[M].西安:西安电子科技大学出版社,1995..
  • 4[2]IEEE Standard for Binary Floating Point Arithmetic[S].ANSI/IEEE Std 754-1985,the Institute of Electronic Engineer,Inc.,1985.
  • 5[3]ETSI EN 300 401(V1.3.2);Radio Broadcasting SystemsI Digital Audio Broadcasting(DAB)to Mobile,Portable and Fixed Receivers[S].Sep.2000.
  • 6Yunho Jung,et al, New efficient FFT algorithm and pipeline implementation results for OFDM/DMT applications[ J ]. IEEE Transactions on Consumer Electronics, 2003,49(1):14 - 12.
  • 7Yun - Nan Chang, Parhi, K K. An efficient pipelined FFT architecture[ J ]. IEEE Transactions on, Circuits and Systems Ⅱ: Analog and Digital Signal Processing, 2003,50(6) :322 - 325.
  • 8E1 - Khashab A M, Swartzlander E E Jr. A modular pipelined implementation of large fast Fourier transforms[A]. IEEE Conference on Signals, Systems and Computers( Vol. 2) [ C]. Nov. 2002. 995 - 999.
  • 9OppenhaimAV 刘树棠 黄建国.离散时间信号处理[M].西安:西安交通大学出版社,2001..
  • 10Shaditalab. Self-sorting radix-2 FFT on FPGAs using parallel pipelined distributed arithmetic blocks[J].IEEE Symposium on FPGAs for Custom Computing Machines, 1998:337-338.

引证文献9

二级引证文献31

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部