摘要
介绍了一种基于FPGA的1024点32位浮点FFT处理器的设计。采用改进的蝶形运算单元,减小了系统的硬件消耗,改善了系统的性能。详细讨论了32位浮点加法器/减法器、乘法器的分级流水技术,提高了系统性能。浮点算法的采用使得系统具有较高的处理精度。
An FPGA-based design of a 32 bit floating-point FFT processor used to compute 1024 points FFT is presented.Because of the utilization of improved butterfly processor, hardware consumption is reduced and the performance is improved. The pipelining technique of 32 bit floating-point adder/subtracter and multiplier is introduced in detail, which can enhance the performance of the FFT processor.High precision is achieved due to the inherence of the floating-point algorithm.
出处
《电讯技术》
北大核心
2003年第6期73-77,共5页
Telecommunication Engineering