期刊文献+

Study and Evaluation in CMOS Full Adders

Study and Evaluation in CMOS Full Adders
下载PDF
导出
摘要 Low power adder circuits, SERF, 10T Ⅰ,10T Ⅱ,10T Ⅲ and a complementary adder (28T) at physical layout level are evaluated. Simulations based on the extracted adder circuit layouts are run to assess how various circuit setups can impact the speed and power consumption. In addition, impacts of output inverters on the circuit performance of modified SERF and 10T adders due to threshold loss problem are also examined. Differences among these adders are addressed and applications of these adders are suggested. Low power adder circuits, SERF, 10T Ⅰ,10T Ⅱ,10T Ⅲ and a complementary adder (28T) at physical layout level are evaluated. Simulations based on the extracted adder circuit layouts are run to assess how various circuit setups can impact the speed and power consumption. In addition, impacts of output inverters on the circuit performance of modified SERF and 10T adders due to threshold loss problem are also examined. Differences among these adders are addressed and applications of these adders are suggested.
出处 《Transactions of Tianjin University》 EI CAS 2003年第1期54-57,共4页 天津大学学报(英文版)
基金 SupportedbyNationalNaturalScienceFoundationofChina(No . 694830 0 4 ) .
关键词 CMOS 全加法器 28T加法器 电路图 评价 CMOS full adder 28T adder
  • 相关文献

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部