期刊文献+

一种CMOS高速采样/保持放大器 被引量:4

A CMOS High-Speed Sample-and-Hold Amplifier
下载PDF
导出
摘要  文章分析了采样/保持电路的基本原理,设计了一种CMOS高速采样/保持放大器,采样频率可达到50MHz,并用TSMC的0.35μm标准CMOS工艺库模拟了整体电路和分块电路的性能。 The fundamental theory of the sample and hold circuit is analyzed, and a CMOS high-speed sample-and-hold amplifier is designed, for which a sampling rate of 50 Msample/s has been achieved. The circuit, as well as its blocks, is simulated, in TSMC 's 0.35 μm standard CMOS process using Hspice.
出处 《微电子学》 CAS CSCD 北大核心 2004年第3期310-313,共4页 Microelectronics
关键词 CMOS 采样/保持电路 运算放大器 模拟/数字转换器 自举开关 CMOS Sample/hold circuit Operational amplifier Analog-to-digital converter Bootstrapped switch
  • 相关文献

参考文献5

  • 1Lewis S H. Optimizing the stage resolution in pipelined, multistage, analog-to-digital converters for video-rate applications [J]. IEEE Trans Circ and Syst II: Analog and Digital Signal Processing, 1992; 39(8): 516-523.
  • 2Chuang S-Y, Sculley T L. A digitally self-calibrating 14-bit 10-MHz CMOS pipelined A/D converter [J].IEEE J Sol Sta Circ, 2002; 37(6): 674-683.
  • 3Van De Plassche R. Integrated analog-to-digital and digital-to-analog converters [M]. Kluwer Academic Publishers, 1994.
  • 4Razavi B. Design of analog CMOS integrated circuits [M]. Boston: McGraw-Hill Publishers, 2001.
  • 5张建人.MOS集成电路分析与设计基础[M].北京:电子工业出版社,1994,6..

共引文献1

同被引文献22

  • 1程胜勇,刘暾东.CS5534型A/D转换器及其在高精度模拟量采集卡中的应用[J].微计算机信息,2006(04Z):232-233. 被引量:3
  • 2许长喜.高阶模拟Σ-Δ调制器设计研究[J].微电子学,2006,36(2):154-158. 被引量:3
  • 3BAZES M. Two novel fully complementary self-biased CMOS differential amplifiers [J]. IEEE J Sol Sta Circ, 1990,26 (2) : 165-168.
  • 4SUDHIR M M,JOSEPH H N. Design procedures for a fully differential folded-cascode CMOS operational amplifier[J]. IEEE J Sol Sta Circ, 1989, 24 (6):1737-1740.
  • 5N.S.Nice, Control systems engineering, 3rded. New York: Wiley, 2000.
  • 6P. Monsurro, S. Pennisi,G.Scotti,A.T rifiletti, "Unity Gain Amplifier With Th eoretically Zero Gain Error, "IEEE Tran sactions on Instrumentation and Measure ment, ,vol.57,no.7,pp. 1431 1437,July 2008.
  • 7B.Razavi,Design of Analog CMOS integ rated Circuits. New York:McGraw Hill,2002.
  • 8A. Boni, A.Pierazzi, and C. Morandi, "A 10-b 185MS/strack-and-hold in 0.35 -μm CMOS"IEEE J.olid-State Circ uits, vol. S C- 36, pp. 195-203, Feb. 200 1.
  • 9A Differential Pulse width Control Loop for High Speed VLSI Systems Steve Hu ang -lung To.
  • 10RAZAVI B. Design of analog CMOS integrated circults[M].陈贵灿,等译.西安:西安交通大学出版社,2005:334-343.

引证文献4

二级引证文献15

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部