期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 16-bit 18-MSPS flash-assisted SAR ADC with hybrid synchronous and asynchronous control logic 被引量:1
1
作者 junyao ji Xinao ji +5 位作者 Ziyu Zhou Zhichao Dai Xuhui Chen jie Zhang Zheng jiang Hong Zhang 《Journal of Semiconductors》 EI CAS CSCD 2024年第6期3-12,共10页
This paper presents a 16-bit,18-MSPS(million samples per second)flash-assisted successive-approximation-register(SAR)analog-to-digital converter(ADC)utilizing hybrid synchronous and asynchronous(HYSAS)timing control l... This paper presents a 16-bit,18-MSPS(million samples per second)flash-assisted successive-approximation-register(SAR)analog-to-digital converter(ADC)utilizing hybrid synchronous and asynchronous(HYSAS)timing control logic based on an on-chip delay-locked loop(DLL).The HYSAS scheme can provide a longer settling time for the capacitive digital-to-analog converter(CDAC)than the synchronous and asynchronous SAR ADC.Therefore,the issue of incomplete settling or ringing in the DAC voltage for cases of either on-chip or off-chip reference voltage can be solved to a large extent.In addition,the fore-ground calibration of the CDAC’s mismatch is performed with a finite-impulse-response bandpass filter(FIR-BPF)based least-mean-square(LMS)algorithm in an off-chip FPGA(field programmable gate array).Fabricated in 40-nm CMOS process,the proto-type ADC achieves 94.02-dB spurious-free dynamic range(SFDR),and 75.98-dB signal-to-noise-and-distortion ratio(SNDR)for a 2.88-MHz input under 18-MSPS sampling rate. 展开更多
关键词 SAR ADC control logic reference ringing DAC incomplete settling
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部