期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
一种基于近似计时模型的嵌入式CPU仿真器 被引量:2
1
作者 王盛朋 vania joloboff 邓仰东 《计算机仿真》 CSCD 北大核心 2014年第5期238-242,共5页
为了提高开发效率,嵌入式系统软硬件协同开发中,常使用快速的嵌入式系统功能仿真器进行软件开发。同时,嵌入式应用往往有实时性要求,所以模拟器有必要在开发中对软件性能进行评估。然而由于快速的功能仿真器强调"高效实现硬件功能... 为了提高开发效率,嵌入式系统软硬件协同开发中,常使用快速的嵌入式系统功能仿真器进行软件开发。同时,嵌入式应用往往有实时性要求,所以模拟器有必要在开发中对软件性能进行评估。然而由于快速的功能仿真器强调"高效实现硬件功能、忽略与功能无关的硬件特性",故无法提供有参考价值的程序性能信息。针对上述问题,提出功能仿真框架,通过提出"采样计时"的方法,实现了一种近似计时的功能仿真器。上述仿真器不仅保持了功能仿真器快速运行的特性,而且能够以较小的误差计算出的程序运行所需的时钟周期。近似计时的仿真器已应用于轨道车辆嵌入式系统的开发中。 展开更多
关键词 近似计时 仿真器 嵌入式系统 处理器
下载PDF
Generation of executable representation for processor simulation with dynamic translation
2
作者 SONG Jia-jia HAO Hong-wei +1 位作者 Claude Helmstetter vania joloboff 《通讯和计算机(中英文版)》 2009年第11期53-57,84,共6页
关键词 指令集模拟器 动态翻译 可执行文件 处理器 评价技术 代码生成 模拟程序 解释性
下载PDF
TRAP:trace runtime analysis of properties
3
作者 Daian YUE vania joloboff Frederic MALLET 《Frontiers of Computer Science》 SCIE EI CSCD 2020年第3期15-29,共15页
We present a method and a tool for the verification of causal and temporal properties for embedded systems.We analyze trace streams resulting from the execution of virtual prototypes that combine simulated hardware an... We present a method and a tool for the verification of causal and temporal properties for embedded systems.We analyze trace streams resulting from the execution of virtual prototypes that combine simulated hardware and embedded software.The main originality lies in the use of logical clocks to abstract away irrelevant information from the trace.We propose a model-based approach that relies on domain specific languages(DSL).A first DSL,called TISL(trace item specification language),captures the relevant data structures.A second DSL,called STML(simulation trace mapping language),abstracts the simulation raw data into logical clocks,abstracting simulation data into relevant observation probes and thus reducing the trace streams size.The third DSL,called TPSL,defines a set of behavioral patterns that include widely used temporal properties.This is meant for users who are not familiar with temporal logics.Each pattern is transformed into an automata.All the automata are executed concurrently and each one raises an error if and when the related TPSL property is violated.The contribution is the integration of this pattern-based property specification language into the SimSoC virtual prototyping framework without requiring to recompile all the simulation models when the properties evolve.We illustrate our approach with experiments that show the possibility to use multi-core platforms to parallelize the simulation and verification processes,thus reducing the verification time. 展开更多
关键词 runtime verification trace analysis property specification logical clocks SIMULATION virtual prototyping
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部