期刊文献+
共找到3,260篇文章
< 1 2 163 >
每页显示 20 50 100
Design and Test of a CMOS Low Noise Amplifier in Bluetooth Transceiver 被引量:2
1
作者 黄煜梅 洪志良 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2004年第6期633-638,共6页
A RF low noise amplifier,integrated in a single bluetooth transceiver chip and fabricated in 0.35μm digital CMOS technology,is presented.Under the consideration of ESD protection and package,design methodology is dis... A RF low noise amplifier,integrated in a single bluetooth transceiver chip and fabricated in 0.35μm digital CMOS technology,is presented.Under the consideration of ESD protection and package,design methodology is discussed from the aspects of noise optimization,impedance match,and forward gain.At 2.05GHz,the measured S 11 is -6.4dB, S 21 is 11dB with 3dB-BW of 300MHz,and NF is about 5.3dB.It indicates that comprehensive consideration of parasitics,package model,and reasonable process is necessary for RF circuit design. 展开更多
关键词 CMOS low noise amplifier noise figure impedance match bluetooth transceiver
下载PDF
OPTIMIZATION DESIGN METHOD FOR INPUT IMPEDANCE MATCHING NETWORK OF LOW NOISE AMPLIFIER 被引量:1
2
作者 孙玲 吴先智 艾学松 《Transactions of Nanjing University of Aeronautics and Astronautics》 EI 2011年第4期379-384,共6页
According to the theories of optimal noise match and optimal power match, a method for calculating the optimal source impedance of low noise amplifier (LNA) is proposed based on the input reflection coefficient S11.... According to the theories of optimal noise match and optimal power match, a method for calculating the optimal source impedance of low noise amplifier (LNA) is proposed based on the input reflection coefficient S11. Moreover.with the help of Smith chart, the calculation process is detailed, and the trade-off between the lowest noise figure and the maximum power gain is obtained during the design of LNA input impedance matching network. Based on the Chart 0. 35-μm CMOS process, a traditional cascode LNA circuit is designed and manufactured. Simulation and experimental results have a good agreement with the theoretical analysis, thus proving the correctness of theoretical analysis and the feasibility of the method. 展开更多
关键词 low noise amplifier power match noise match Smith chart
下载PDF
Design of a Low Power Low-Noise Amplifier with Improved Gain/Noise Ratio
3
作者 Raja Mahmou Khalid Faitah 《World Journal of Engineering and Technology》 2024年第1期80-91,共12页
This work details the development of a broad-spectrum LNA (Low Noise Amplifier) circuit using a 65 nm CMOS technology. The design incorporates an inductive degeneracy circuit, employing a theoretical approach to enhan... This work details the development of a broad-spectrum LNA (Low Noise Amplifier) circuit using a 65 nm CMOS technology. The design incorporates an inductive degeneracy circuit, employing a theoretical approach to enhance gain, minimize noise levels, and uphold low power consumption. The progression includes a shift to a cascode structure to further refine LNA parameters. Ultimately, with a 1.8 V bias, the achieved performance showcases a gain-to-noise figure ratio of 16 dB/0.5 dB, an IIP3 linearity at 5.1 dBm, and a power consumption of 3 mW. This architecture is adept at operating across a wide frequency band spanning from 0.5 GHz to 6 GHz, rendering it applicable in diverse RF scenarios. 展开更多
关键词 LNA DEGENERACY noise Figure LINEARITY Power Consumption GAIN
下载PDF
Design of Low-Voltage Low Noise Amplifiers with High Linearity 被引量:2
4
作者 曹克 杨华中 汪蕙 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2004年第11期1364-1369,共6页
A CMOS radio frequency low noise amplifier with high linearity and low operation voltage of less than 1.0V is presented.In this circuit,an auxiliary MOSFET in the triode region is used to boost the linearity.Simulatio... A CMOS radio frequency low noise amplifier with high linearity and low operation voltage of less than 1.0V is presented.In this circuit,an auxiliary MOSFET in the triode region is used to boost the linearity.Simulation shows that this method can boost the input-referred 3rd-order intercept point with much less power dissipation than that of traditional power/linearity tradeoff solution which pays at least 1dB power for 1dB linearity improvement.It is also shown that the size of the common-gate PMOS transistor needs to be optimized to reduce its loaded input impedance so as not to degrade the linearity due to high voltage gain at its source terminal.The simulation is carried out with TSMC 0.18μm RF CMOS technology and SpectreRF. 展开更多
关键词 LOW-VOLTAGE radio frequency CMOS low noise amplifier LINEARITY
下载PDF
A Wide-Band Low Noise Amplifier for Terrestrial and Cable Receptions
5
作者 马德胜 石寅 代伐 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2006年第6期970-975,共6页
We present the design of a wide-band low-noise amplifier (LNA) implemented in 0.35μm SiGe BiCMOS technology for cable and terrestrial tuner applications. The LNA utilizes current injection to achieve high linearity... We present the design of a wide-band low-noise amplifier (LNA) implemented in 0.35μm SiGe BiCMOS technology for cable and terrestrial tuner applications. The LNA utilizes current injection to achieve high linearity. Without using inductors, the LNA achieves 0.1 ~ 1GHz wide bandwidth and 18. 8dB gain with less than 1.4dB of gain variation. The noise figure of the wideband LNA is 5dB, and its 1dB compression point is - 2dBm and IIP3 is 8dBm. The LNA dissipates 120mW of power with a 5V supply. 展开更多
关键词 BICMOS wide band noise figure LINEARITY low-noise amplifier SIGE
下载PDF
CMOS Dual-Band Low Noise Amplifer
6
作者 冯东 石秉学 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2004年第9期1055-1060,共6页
A CMOS dual-band low noise amplifer (LNA) design is presented.The purpose of th is work is intended to substitute only one LNA for two individual LNA's in dual -band transceivers for applications such as wireless ... A CMOS dual-band low noise amplifer (LNA) design is presented.The purpose of th is work is intended to substitute only one LNA for two individual LNA's in dual -band transceivers for applications such as wireless local area network complying with both IEEE 802.11a and 802.11b/g.Dua l-band simultaneous input power and noise matching and load shaping are discuss ed.The chip is implemented in 0.25μm CMOS mixed and RF process.The measured pe rformance is summarized and discussed. 展开更多
关键词 low noise amplifier dual- band receiver power matching noise matching power gain voltage gain
下载PDF
Noise amplitude modulation jamming signal suppression based on weighted-matching pursuit 被引量:2
7
作者 Sun Minhongi Tang Bin 《Journal of Systems Engineering and Electronics》 SCIE EI CSCD 2009年第5期962-967,共6页
To suppress noise amplitude modulation jamming in a single-antenna radar system, a new method based on weighted-matching pursuit (WMP) algorithm is proposed, which can achieve underdetermined blind sources separatio... To suppress noise amplitude modulation jamming in a single-antenna radar system, a new method based on weighted-matching pursuit (WMP) algorithm is proposed, which can achieve underdetermined blind sources separation of the jamming and the target echo from the jammed mixture in the single channel of the receiver. Firstly, the presented method utilizes a prior information about the differences between the jamming component and the radar transmitted signal to construct two signal-adapted sub-dictionaries and to determine the weights. Then the WMP algorithm is applied to remove the jamming component from the mixture. Experimental results verify the validity of the presented method. By comparison of the pulse compression performance, the simulation results shows that the presented method is superior to the method of frequency domain cancellation (FDC) when the jamming-to-signal ratio (JSR) is lower than 15 dB. 展开更多
关键词 electronic counter-countermeasures noise amplitude modulation jamming atomic decomposition matching pursuit.
下载PDF
Design and analysis on four stage SiGe HBT low noise amplifier 被引量:2
8
作者 井凯 Zhuang Yiqi +1 位作者 Li Zhenrong Lin Zhiyu 《High Technology Letters》 EI CAS 2015年第3期358-363,共6页
Focusing on the linearity shortcoming on a bipolar low noise amplifier(LNA),a new 6 ~14GHz four stage SiGe HBT LNA is proposed.This amplifier adopts a method of gain allocation on multiple stages to avoid the limitati... Focusing on the linearity shortcoming on a bipolar low noise amplifier(LNA),a new 6 ~14GHz four stage SiGe HBT LNA is proposed.This amplifier adopts a method of gain allocation on multiple stages to avoid the limitation on linearity especially with the addition of negative gain on the third stage.To realize gain flatness,extra zero is introduced to compensate the gain roll-off formed by pole,and local shunt-shunt negative feedback is used to widen the bandwidth as well as optimize circuit' s noise.Simulated results have shown that in 6 ~14GHz,this circuit achieves noise figure(NF) less than 3dB,gain of 17.8dB(+0.2dB),input and output reflection parameters of less than- 10 dB,and the K factor is above 1.15. 展开更多
关键词 low noise amplifier (LNA) pole-zero cancellation noise figure (NF) SiGe HBT BJT LINEARITY
下载PDF
A 400 MHz Low Noise Amplifier at Cryogenic Temperature for Superconductor Filter System 被引量:3
9
作者 Guo-Bin Wang Xiao-Ping Zhang Bi-Song Cao 《Journal of Electronic Science and Technology of China》 2007年第3期230-233,共4页
A cryogenic low noise amplifier (LNA) using Agilent high electron mobility transistor (HEMT) for 380 MHzto 480 MHz is designed and fabricated, and the excellent cryogenic performance in superconducting receiver fr... A cryogenic low noise amplifier (LNA) using Agilent high electron mobility transistor (HEMT) for 380 MHzto 480 MHz is designed and fabricated, and the excellent cryogenic performance in superconducting receiver front-end for communication system is achieved. A special input impedance matching topology is implemented to provide low noise figure (NF) and good input matching in this cryogenic LNA design. The measurement results show that the NF is within 0.25 dB from the minimum NF of a single transistor, the power gain is above 20 dB, the flatness is within 1 dB, and the maximum input return loss is lower than -20 dB in bandwidth. 展开更多
关键词 Cryogenic low noise amplifier HTS fiter magnetic core inductor with high Q value superconductor receiver front-end.
下载PDF
Active control of noise amplification in the flow over a square leading-edge flat plate utilizing DBD plasma actuator
10
作者 Yadong HUANG Benmou ZHOU 《Plasma Science and Technology》 SCIE EI CAS CSCD 2018年第5期157-161,共5页
Perturbation is generally considered as the flow noise,and its energy can gain transient growth in the separation bubble.The amplified perturbations may cause unstable Kelvin–Helmohltz vortices which induce the three... Perturbation is generally considered as the flow noise,and its energy can gain transient growth in the separation bubble.The amplified perturbations may cause unstable Kelvin–Helmohltz vortices which induce the three-dimensional transition.Active control of noise amplification via dielectric barrier discharge plasma actuator in the flow over a square leading-edge flat plate is numerically studied.The actuator is installed near the plate leading-edge where the separation bubble is formed.The maximum energy amplification of perturbations is positively correlated with the separation bubble scale which decreases with the increasing control parameters.As the magnitude of noise amplification is reduced,the laminar-turbulent transition is successfully suppressed. 展开更多
关键词 separation bubble noise amplification DBD plasma actuator transition suppression
下载PDF
Analysis, Design and Implementation of SiGe Wideband Dual-Feedback Low Noise Amplifier
11
作者 张为 宋博 +5 位作者 付军 王玉东 崔杰 李高庆 张伟 刘志宏 《Transactions of Tianjin University》 EI CAS 2014年第4期299-309,共11页
A wideband dual-feedback low noise amplifier (LNA) was analyzed, designed and implemented using SiGe heterojunction bipolar transistor (HBT) technology. The design analysis in terms of gain, input and output match... A wideband dual-feedback low noise amplifier (LNA) was analyzed, designed and implemented using SiGe heterojunction bipolar transistor (HBT) technology. The design analysis in terms of gain, input and output matching, noise and poles for the amplifier was presented in detail. The area of the complete chip die, including bonding pads and seal ring, was 655 μm × 495 μm. The on-wafer measurements on the fabricated wideband LNA sample demonstrated good performance: a small-signal power gain of 33 dB with 3-dB bandwidth at 3.3 GHz was achieved; the input and output return losses were better than - 10 dB from 100 MHz to 4 GHz and to 6 GHz, respectively; the noise figure was lower than 4.25 dB from 100 MHz to 6 GHz; with a 5 V supply, the values of OPtdB and OIP3 were 1.7 dBm and 11 dBm at 3-dB bandwidth, respectively. 展开更多
关键词 WIDEBAND dual-feedback low noise amplifier (LNA) SiGe heterojunction bipolar transistor
下载PDF
Radio Frequency Low Noise Amplifier with Linearizing Bias Circuit 被引量:1
12
作者 Wen-Tao Han Qi Yu +1 位作者 Song Ye Mo-Hua Yang 《Journal of Electronic Science and Technology of China》 2009年第2期160-164,共5页
A 1.34 GHz-1=60 MHz low noise amplifier (LNA) designed in a 0.35 pm SiGe process is presented. The designed LNA exhibits a power gain of 21.46 dB and a noise figure (NF) of 1.27 dB at 1.34 GHz. The linearity is im... A 1.34 GHz-1=60 MHz low noise amplifier (LNA) designed in a 0.35 pm SiGe process is presented. The designed LNA exhibits a power gain of 21.46 dB and a noise figure (NF) of 1.27 dB at 1.34 GHz. The linearity is improved with an active biasing technique. The post-layout simulation shows an input referred 1-dB compression point (IPldn) of-11.52 dBm. Compared with the recent reported high gain LNAs, the proposed LNA has a much better linearity without degrading other performance. The LNA draws 10 mA current from a 3.3 V power supply. 展开更多
关键词 Index Terms-Impedance matching linear circuits low noise amplifier.
下载PDF
Design of 5GHz low noise amplifier with HBM SiGe 0. 13μm BiCMOS process
13
作者 徐建 Xi Chen +2 位作者 Li Ma Yang Zhou Wang Zhigong 《High Technology Letters》 EI CAS 2018年第3期227-231,共5页
A fully integrated low noise amplifier( LNA) for WLAN 802. 11 ac is presented in this article.A cascode topology combining BJT and MOS transistor is used for better performance. An inductive source degeneration is cho... A fully integrated low noise amplifier( LNA) for WLAN 802. 11 ac is presented in this article.A cascode topology combining BJT and MOS transistor is used for better performance. An inductive source degeneration is chosen to get 50 Ohm impedance matching at the input. The noise contribution of common gate transistor is analyzed for the first time. The designed LNA is verified with IBM silicon-germanium(SiGe ) 0. 13μm BiCMOS process. The measured results show that the designed LNA has the gain of 13 dB and NF of 2. 8 dB at the center frequency of 5. 5 GHz. The input reflection S11 and output reflection S22 are equal to-19 dB and-11 dB respectively. The P-1 dB and IIP3 are-8. 9 dBm and 6. 6 dBm for the linearity performance respectively. The power consumption is only 1. 3 mW under the 1. 2 V supply. LNA achieves high gain,low noise,and high linearity performance,allowing it to be used for the WLAN 802. 11 ac applications. 展开更多
关键词 low noise amplifier (LNA) noise figure (NF) WLAN802.11 ac S-PARamETERS SiGe BiCMOS
下载PDF
A wideband CMOS variable gain low noise amplifier
14
作者 李海松 Li Zhiqun Zhang Hao Li Wei Wang Zhigong 《High Technology Letters》 EI CAS 2010年第2期194-198,共5页
In this paper, a novel structure of linear-in-dB gain control is introduced. Based on this structure, a wideband variable gain low noise amplifier (VGLNA) has been designed and implemented in 0.18μm RF CMOS technol... In this paper, a novel structure of linear-in-dB gain control is introduced. Based on this structure, a wideband variable gain low noise amplifier (VGLNA) has been designed and implemented in 0.18μm RF CMOS technology. The measured resuhs show a good linear-in-dB gain control characteristic with 15 dB dynamic range. It can operate in the frequency range of MHz and consumes 30mW from 1.8V power supply. The minimum noise figure is 4.1 dB at the 48 - 860 maximum gain and the input P1dB is greater than - 16.5dBm. 展开更多
关键词 low noise amplifier (LNA) WIDEBAND linear-in-dB CMOS
下载PDF
A compact and reconfigurable low noise amplifier employing combinational active inductors and composite resistors feedback techniques
15
作者 Zhang Zheng Zhang Yanhua +5 位作者 Yang Ruizhe Shen Pei Ding Chunbao Liu Yaze Huang Xin Chen Jitian 《High Technology Letters》 EI CAS 2021年第1期38-42,共5页
A compact and reconfigurable low noise amplifier(LNA)is proposed by combining an input transistor,composite transistors with Darlington configuration as the amplification and output transistor,T-type structure composi... A compact and reconfigurable low noise amplifier(LNA)is proposed by combining an input transistor,composite transistors with Darlington configuration as the amplification and output transistor,T-type structure composite resistors instead of a simplex structure resistor,a shunt inductor feedback realized by a tunable active inductor(AI),a shunt inductor peaking technique realized by another tunable AI.The division and collaboration among different resistances in the T-type structure composite resistor realize simultaneously input impedance matching,output impedance matching and good noise performance;the shunt feedback and peaking technique using two tunable AIs not only extend frequency bandwidth and improve gain flatness,but also make the gain and frequency band can be tuned simultaneously by the external bias of tunable AIs;the Darlington configuration of composite transistors provides high gain;furthermore,the adoption of the small size AIs instead of large size passive spiral inductor,and the use of composite resistors make the LNA have a small size.The LNA is fabricated and verified by GaAs/InGaP hetero-junction bipolar transistor(HBT)process.The results show that at the frequency of 7 GHz,the gain S_(21)is maximum and up to 19 dB;the S_(21)can be tuned from 17 dB to 19 dB by tuning external bias of tunable AIs,that is,the tunable amount of S_(21)is 2 dB,and similarly at 8 GHz;the tunable range of 3 dB bandwidth is 1 GHz.In addition,the gain S_(21)flatness is better than 0.4 dB under frequency from 3.1 GHz to 10.6 GHz;the size of the LNA only has 760μm×1260μm(including PADs).Therefore,the proposed strategies in the paper provide a new solution to the design of small size and reconfigurable ultra-wideband(UWB)LNA and can be used further to adjust the variations of gain and bandwidth of radio frequency integrated circuits(RFICs)due to package,parasitic and the variation of fabrication process and temperature. 展开更多
关键词 variable gain variable bandwidth low noise amplifier(LNA) resistance feedback tunable active inductor(AI)
下载PDF
Optimum Design for a Low Noise Amplifier in S-Band
16
作者 Xin-Yan Gao Wen-Kai Xie Liang Tang 《Journal of Electronic Science and Technology of China》 2007年第3期234-237,共4页
An optimum design of a low noise amplifier (LNA) in S-band working at 2-4 GHz is described. Choosing FHC40LG high electronic mobility transistor (HEMT), the noise figure of the designed amplifier simulated by Micr... An optimum design of a low noise amplifier (LNA) in S-band working at 2-4 GHz is described. Choosing FHC40LG high electronic mobility transistor (HEMT), the noise figure of the designed amplifier simulated by Microwave Office is no more than 1.5 dB, meanwhile the gain is no less than 20 dB in the given bandwidth. The simulated results agree with the performance of the transistor itself well in consideration of its own minimum noise figure (0.3 dB) and associated gain (15.5 dB). Simultaneously, the stability factor of the designed amplifier is no less than 1 in the given bandwidth. 展开更多
关键词 Gain low noise amplifier (LNA) noise figure (NF) S-PARamETERS stability factor.
下载PDF
Research on the Effect of High Power Microwave on Low Noise Amplifier and Limiter Based on the Injection Method 被引量:2
17
作者 D. Chen L.M. Xu +1 位作者 B.S. Zhang H.G. Ma 《Journal of Electromagnetic Analysis and Applications》 2010年第2期111-115,共5页
The reliability of electronic device is threatened in high power microwave (HPM) environment. In accordance with the situation that the emulation is ineffective in evaluating the accuracy and precision of the HPM effe... The reliability of electronic device is threatened in high power microwave (HPM) environment. In accordance with the situation that the emulation is ineffective in evaluating the accuracy and precision of the HPM effect to electronic device, the experimental method is used to resolve the problem. Low Noise Amplifier (LNA) and Limiter are selected as the objects for the experiments, the structural characteristic of the front-end of radar receiver is described, the phenomena and criterion are elaborated and analyzed using injection method due to its ability to get an accurate threshold avoiding the complex coupling, the basic principle of injection experiment is demonstrated, and the method and process of effect experiment about Low Noise Amplifier and Limiter are also explained. The experimental system is established, and the system is composed of low power microwave source such as TWT, test equipment for obtaining the effect parameters, and some of auxiliary equipments as camera, optical microscope or electron microscopy, attenuator, detector, and directional coupler etc. The microwave delivered from source is adjusted to the power infused by attenuator, and pour in the decanting point of effecter via directional coupler, then the couple signal created by directional coupler is input to the recording instrument after detecting by detector, finally the power of effecter is obtained. The value of power, which damages the effecter in the microwave pulse environment, is classified at the index of sensitivity, and the threshold is obtained by power diagnose and wave test. Some regular understandings of the HPM effect to electronic device are obtained based on the results of the experiments. It turns out that the index of electronic device is influenced significantly by the energy via front door coupling, the MOSFET made up of GaAs is the most wearing part to HPM in LNA, the damage threshold of LNA is about 40dBm under single pulse while in repetitive pulse the value is from 33.3dBm to 43.9dBm according to different wave band. The damage threshold of Limiter is about 56dBm to80dBm. 展开更多
关键词 High Power Microwave Low noise amPLIFIER FRONT DOOR Coupling INJECTION Experiment
下载PDF
3 - 10 GHz Ultra-Wideband Low-Noise Amplifier Using Inductive-Series Peaking Technique with Cascode Common-Source Circuit 被引量:1
18
作者 Chia-Song Wu Tah-Yeong Lin +1 位作者 Chien-Huang Chang Hsien-Ming Wu 《Wireless Engineering and Technology》 2011年第4期257-261,共5页
The objective of this paper is to investigate a ultra-wideband (UWB) low noise amplifier (LNA) by utilizing a two-stage cascade circuit schematic associated with inductive-series peaking technique, which can improve t... The objective of this paper is to investigate a ultra-wideband (UWB) low noise amplifier (LNA) by utilizing a two-stage cascade circuit schematic associated with inductive-series peaking technique, which can improve the bandwidth in the 3-10 GHz microwave monolithic integrated circuit (MMIC). The proposed UWB LNA amplifier was implemented with both co-planer waveguide (CPW) layout and 0.15-μm GaAs D-mode pHEMT technology. Based on those technologies, this proposed UWB LNA with a chip size of 1.5 mm x 1.4 mm, obtained a flatness gain 3-dB bandwidth of 4 - 8 GHz, the constant gain of 4 dB, noise figure lower than 5 dB, and the return loss better than –8.5 dB. Based on our experimental results, the low noise amplifier using the inductive-series peaking technique can obtain a wider bandwidth, low power consumption and high flatness of gain in the 3 - 10 GHz. Finally, the overall LNA characterization exhibits ultra-wide bandwidth and low noise characterization, which illustrates that the proposed UWB LNA has a compact size and favorable RF characteristics. This UWB LNA circuit demonstrated the high RF characterization and could provide for the low noise micro-wave circuit applications. 展开更多
关键词 ULTRA-WIDEBAND (UWB) Low noise amplifier (LNA) CPW PHEMT MMIC
下载PDF
Inductorless CMOS Low Noise Amplifier for Multiband Application in 0.1–1.2 GHz
19
作者 Guoxuan Qin Mengmeng Jin +4 位作者 Guoping Tu Yuexing Yan Laichun Yang Yanmeng Xu Jianguo Ma 《Transactions of Tianjin University》 EI CAS 2017年第2期168-175,共8页
A 0.18 μm CMOS low noise amplifier(LNA) by utilizing noise-canceling technique was designed and implemented in this paper. Current-reuse and self-bias techniques were used in the first stage to achieve input matching... A 0.18 μm CMOS low noise amplifier(LNA) by utilizing noise-canceling technique was designed and implemented in this paper. Current-reuse and self-bias techniques were used in the first stage to achieve input matching and reduce power consumption. The core size of the proposed CMOS LNA circuit without inductor was only 128 μm 9226 μm. The measured power gain and noise figure of the proposed LNA were 20.6 and 1.9 dB,respectively. The 3-dB bandwidth covers frequency from 0.1 to 1.2 GHz. When the chip was operated at a supply voltage of 1.8 V, it consumed 25.69 mW. The high performance of the proposed LNA makes it suitable for multistandard low-cost receiver front-ends within the above frequency range. 展开更多
关键词 CMOS Low noise amPLIFIER (LNA) MULTIBAND noise-canceling Self-bias wide band
下载PDF
Noise and linearity optimization methods for a 1.9GHz low noise amplifier
20
作者 郭为 黄达诠 《Journal of Zhejiang University Science》 EI CSCD 2003年第3期281-286,共6页
Noise and linearity performances are critical characteristics for radio frequency integrated circuits (RFICs), especially for low noise amplifiers (LNAs). In this paper, a detailed analysis of noise and linearity for ... Noise and linearity performances are critical characteristics for radio frequency integrated circuits (RFICs), especially for low noise amplifiers (LNAs). In this paper, a detailed analysis of noise and linearity for the cascode architecture, a widely used circuit structure in LNA designs, is presented. The noise and the linearity improvement techniques for cascode structures are also developed and have been proven by computer simulating experiments. Theoretical analysis and simulation results showed that, for cascode structure LNAs, the first metallic oxide semiconductor field effect transistor (MOSFET) dominates the noise performance of the LNA, while the second MOSFET contributes more to the linearity. A conclusion is thus obtained that the first and second MOSFET of the LNA can be designed to optimize the noise performance and the linearity performance separately, without trade offs. The 1.9GHz Complementary Metal Oxide Semiconductor (CMOS) LNA simulation results are also given as an application of the developed theory. 展开更多
关键词 RFIC CMOS LNA NF noise IP3 LINEARITY
下载PDF
上一页 1 2 163 下一页 到第
使用帮助 返回顶部