期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 10-bit 250 MSPS charge-domain pipelined ADC with replica controlled PVT insensitive BCT circuit 被引量:1
1
作者 黄嵩人 张鸿 +4 位作者 陈珍海 朱泷 于宗光 钱宏文 郝跃 《Journal of Semiconductors》 EI CAS CSCD 2015年第5期163-169,共7页
A low power 10-bit 250 MSPS charge-domain (CD) pipelined analog-to-digital converter (ADC) is introduced. The ADC is implemented in MOS bucket-brigade devices (BBDs) based CD pipelined architecture. A replica co... A low power 10-bit 250 MSPS charge-domain (CD) pipelined analog-to-digital converter (ADC) is introduced. The ADC is implemented in MOS bucket-brigade devices (BBDs) based CD pipelined architecture. A replica controlled boosted charge transfer (BCT) circuit is introduced to reject the influence of PVT variations on the charge transfer process. Based on replica controlled BCT, the CD pipelined ADC is designed and realized in a 1P6M 0.18μm CMOS process. The ADC achieves an SFDR of 64.4 dB, an SNDR of 56.9 dB and an ENOB of 9.2 for a 9.9 MHz input; and an SFDR of 63.1 dB, an SNR of 55.2 dB, an SNDR of 54.5 dB and an ENOB of 8.7 for a 220.5 MHz input at full sampling rate. The DNL is +0.5/- 0.55 LSB and INL is +0.8/- 0.85 LSB. The power consumption of the prototype ADC is only 45 mW at 1.8 V supply and it occupies an active die area of 1.56 mm2. 展开更多
关键词 pipelined analog-to-digital converter charge domain low power charge transfer circuit
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部