期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
未来的chiplet技术:封装、互连与电源供给 被引量:2
1
作者 曹炜 罗多纳 +3 位作者 尹海丰 范纯磊 程航 杨蕾 《微纳电子与智能制造》 2022年第4期25-33,共9页
Chiplet技术是集成电路在后摩尔时代重要的发展方向,其灵活性高、成本低的优势受到业界的广泛关注。Chiplet技术尚处于大规模应用的初期阶段,进一步的发展面临两大挑战:不同芯片之间的互连与高效电源供给。本文从封装、互连、电源3个关... Chiplet技术是集成电路在后摩尔时代重要的发展方向,其灵活性高、成本低的优势受到业界的广泛关注。Chiplet技术尚处于大规模应用的初期阶段,进一步的发展面临两大挑战:不同芯片之间的互连与高效电源供给。本文从封装、互连、电源3个关键技术出发,探讨了2D/2.5D封装形式的特点与应用,比较了串行与并行两种互连方案的优缺点并提出了协同设计与优化的思路,总结了技术方案,介绍了片上低压差线性稳压器、集成式稳压器等3种电源供给方案。本文结合对chiplet在业界最新应用如Zen架构、UCIe协议等的分析,指出了未来chiplet技术的发展方向与路线。 展开更多
关键词 chiplet 先进封装 互连方案 电源供给
下载PDF
A 0.6 V 10 bit 1 MS/s monotonic switching SAR ADC with common mode stabilizer in 0.13 μm CMOS
2
作者 吕伟 罗多纳 +4 位作者 梅逢城 杨家琪 姚立斌 贺林 林福江 《Journal of Semiconductors》 EI CAS CSCD 2014年第5期98-104,共7页
This paper presents a 0.6 V 10 bit successive approximation register (SAR) ADC design dedicated to the wireless sensor network application. It adopts a monotonic switching scheme in the DAC to save chip area and pow... This paper presents a 0.6 V 10 bit successive approximation register (SAR) ADC design dedicated to the wireless sensor network application. It adopts a monotonic switching scheme in the DAC to save chip area and power consumption. The main drawback of the monotonic switching scheme is its large common mode shift and the associated comparator offset variation. Due to the limited headroom at the 0.6 V supply voltage, the conventional constant current biasing technique cannot be applied to the dynamic comparator. In this design, a common mode stabilizer is introduced to address this issue in low-voltage design. The effectiveness of this method is verified through both simulation and measurement results. Fabricated with 1P8M 0.13 μm CMOS technology, the proposed SAR ADC consumes 6.3 μW at 1 MS/s from a 0.6 V supply, and achieves 51.25 dB SNDR at the Nyquist frequency and FOM of 21 fJ/conversion-step. The core area is only 120 × 300 μm^2. 展开更多
关键词 SAR ADC monotonic switching common mode stabilizer comparator offset
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部