期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
TDTL Based Frequency Synthesizers with Auto Sensing Technique
1
作者 Mahmoud AL-QUTAYRI Saleh AL-ARAJI abdulrahman al-humaidan 《International Journal of Communications, Network and System Sciences》 2009年第5期330-343,共14页
This paper presents a frequency synthesizer architecture based on the time delay digital tanlock loop (TDTL). The loop is of the first order type. The synthesizer architecture includes an adaptation mechanism to keep ... This paper presents a frequency synthesizer architecture based on the time delay digital tanlock loop (TDTL). The loop is of the first order type. The synthesizer architecture includes an adaptation mechanism to keep the complete system in lock. The mechanism uses a frequency sensing structure to control critical TDTL parameters responsible for locking. Both integer and fractional multiples of the loop reference frequency are synthesized by the new architecture. The ability of the TDTL based frequency synthesizer to respond to sudden variations in the system input frequency is studied. The results obtained indicate the proposed synthesizer has a robust performance and is capable of responding to those changes provided that they are within the bounds of its locking region. 展开更多
关键词 TIME-DELAY Tanlock LOOP Frequency SYNTHESIZER Phase LOCK LOOP Indirect Synthesis
下载PDF
Fast Switching Fractional-N Frequency Synthesizer Architecture Using TDTL
2
作者 Mahmoud A. AL-QUTAYRI Saleh R. AL-ARAJI abdulrahman al-humaidan 《International Journal of Communications, Network and System Sciences》 2009年第9期879-887,共9页
This paper presents an efficient indirect fractional frequency synthesizer architecture based on the time delay digital tanlock loop. The indirect type frequency synthesis systems incorporate a low complexity high per... This paper presents an efficient indirect fractional frequency synthesizer architecture based on the time delay digital tanlock loop. The indirect type frequency synthesis systems incorporate a low complexity high performance adaptation mechanism that enables them to remain in a locked state following the division process. The performance of the proposed fractional-N synthesizer under various input conditions is demonstrated. This includes sudden changes in the system input frequency as well as the injection of noise. The results of the extensive set of tests indicate that the fractional-N synthesizer, proposed in this work, performs well and is capable of achieving frequency divisions with fine resolution. The indirect frequency synthesizer also has a wide locking range and fast switching response. This is reflected by the system ability to regain its lock in response to relatively large variations in the input frequency within a few samples. The overall system performance shows high resilience to noise as reflected by the mean square error results. 展开更多
关键词 FRACTIONAL SYNTHESIZER Time DELAY Tanlock LOOP REGISTER ADAPTATION
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部