期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
DOIND: a technique for leakage reduction in nanoscale domino logic circuits 被引量:2
1
作者 ambika prasad shah Vaibhav Neema Shreeniwas Daulatabad 《Journal of Semiconductors》 EI CAS CSCD 2016年第5期69-77,共9页
A novel DOIND logic approach is proposed for domino logic, which reduces the leakage current with a minimum delay penalty. Simulation is performed at 70 nm technology node with supply voltage 1V for domino logic and D... A novel DOIND logic approach is proposed for domino logic, which reduces the leakage current with a minimum delay penalty. Simulation is performed at 70 nm technology node with supply voltage 1V for domino logic and DOIND logic based AND, OR, XOR and Half Adder circuits using the tanner EDA tool. Simulation results show that the proposed DOIND approach decreases the average leakage current by 68.83%, 66.6%, 77.86% and 74.34% for 2 input AND, OR, XOR and Half Adder respectively. The proposed approach also has 47.76% improvement in PDAP for the buffer circuit as compared to domino logic. 展开更多
关键词 deep submicron DOIND logic domino logic EVALUATION precharge subthreshold leakage
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部