期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
天然表面活性剂(续完)
1
作者 肖进新(译) Sourav De +3 位作者 Susanta Malik aniruddha ghosh Rumpa Saha Bidyut Saha 《日用化学品科学》 CAS 2017年第6期5-7,39,共4页
11成本分析在建设和运作工厂之前,工艺的设计和经济评估是很重要的,这需要结合工程学的知识[66]。总体成本分析包括评估资本和运营开支。基于由Superpro Designer模拟软件开发的工艺经济模型,由葡萄糖和高油酸的葵花籽油生产907 00 t的... 11成本分析在建设和运作工厂之前,工艺的设计和经济评估是很重要的,这需要结合工程学的知识[66]。总体成本分析包括评估资本和运营开支。基于由Superpro Designer模拟软件开发的工艺经济模型,由葡萄糖和高油酸的葵花籽油生产907 00 t的槐糖脂的年运营成本为2.68亿美元,单位生产成本每千克2.95美元。 展开更多
关键词 天然表面活性剂 DESIGNER 成本分析 经济评估 运营成本 生产成本 经济模型 软件开发
下载PDF
High Performance Novel Square Root Architecture Using Ancient Indian Mathematics for High Speed Signal Processing
2
作者 Arindam Banerjee aniruddha ghosh Mainuck Das 《Advances in Pure Mathematics》 2015年第8期428-441,共14页
Novel high speed energy efficient square root architecture has been reported in this paper. In this architecture, we have blended ancient Indian Vedic mathematics and Bakhshali mathematics to achieve a significant amo... Novel high speed energy efficient square root architecture has been reported in this paper. In this architecture, we have blended ancient Indian Vedic mathematics and Bakhshali mathematics to achieve a significant amount of accuracy in performing the square root operation. Basically, Vedic Duplex method and iterative division method reported in Bakhshali Manuscript have been utilized for that computation. The proposed technique has been compared with the well known Newton-Raphson’s (N-R) technique for square root computation. The algorithm has been implemented and tested using Modelsim simulator, and performance parameters such as the number of lookup tables, propagation delay and power consumption have been estimated using Xilinx ISE simulator. The functionality of the circuitry has been checked using Xilinx Virtex-5 FPGA board. 展开更多
关键词 Vedic MATHEMATICS Bakhshali MATHEMATICS DUPLEX Yavadunam Sutra
下载PDF
Design of a Novel Signed Binary Subtractor Using Quantum Gates
3
作者 Arindam Banerjee aniruddha ghosh Mainuck Das 《Journal of Quantum Computing》 2022年第3期121-133,共13页
In this paper,focus has been given to design and implement signed binary subtraction in quantum logic.Since the type of operand may be positive or negative,therefore a novel algorithm has been developed to detect the ... In this paper,focus has been given to design and implement signed binary subtraction in quantum logic.Since the type of operand may be positive or negative,therefore a novel algorithm has been developed to detect the type of operand and as per the selection of the type of operands,separate design techniques have been developed to make the circuit compact and work very efficiently.Two separate methods have been shown in the paper to perform the signed subtraction.The results show promising for the second method in respect of ancillary input count and garbage output count but at the cost of quantum cost. 展开更多
关键词 Signed subtraction reversible logic quantum gates
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部