期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Design of Ultra-Low Power PMOS and NMOS for Nano Scale VLSI Circuits
1
作者 ashok babu ch J. V. R. Ravindra K. Lalkishore 《Circuits and Systems》 2015年第3期60-69,共10页
CMOS devices play a major role in most of the digital design, since CMOS devices have larger density and consume less power. The integrated circuit performance mostly depends on the basic devices and its scaling metho... CMOS devices play a major role in most of the digital design, since CMOS devices have larger density and consume less power. The integrated circuit performance mostly depends on the basic devices and its scaling methods, but in conventional CMOS devices in ultra deep submicron technology, leakage power becomes the major portion apart of dynamic power. The demerits of the conventional CMOS is less speed and, more leakage, for any digital design PDP is the figure of merit which can be used to determine energy consumed per switching event, hence we designed a NOVEL NMOS and PMOS which has superior performance than conventional PMOS and NMOS, the design and performance checked at 90 nm, 180 nm and 45 nm technology and calculate the performance values. 展开更多
关键词 POWER DELAY Product AVERAGE POWER Static POWER DELAY Dynamic THRESHOLD CMOS
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部