期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Error Detecting Dual Basis Bit Parallel Systolic Multiplication Architecture over GF(2^m)
1
作者 Ashutosh Kumar Singh asish bera +2 位作者 Hafizur Rahaman Jimson Mathew Dhiraj K.Pradhan 《Journal of Electronic Science and Technology of China》 2009年第4期336-342,共7页
An error tolerant hardware efficient verylarge scale integration (VLSI) architecture for bitparallel systolic multiplication over dual base, which canbe pipelined, is presented. Since this architecture has thefeatur... An error tolerant hardware efficient verylarge scale integration (VLSI) architecture for bitparallel systolic multiplication over dual base, which canbe pipelined, is presented. Since this architecture has thefeatures of regularity, modularity and unidirectionaldata flow, this structure is well suited to VLSIimplementations. The length of the largest delay pathand area of this architecture are less compared to the bitparallel systolic multiplication architectures reportedearlier. The architecture is implemented using Austria Micro System's 0.35 μm CMOS (complementary metaloxide semiconductor) technology. This architecture canalso operate over both the dual-base and polynomialbase. 展开更多
关键词 Bit parallel error correction finitfield Reed-Solomon (RS) codes SYSTOLIC very large scalintegration (VLSI) testing
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部