期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Reducing Synchronization Cost for Single-Level Store in Mobile Systems
1
作者 Yuan-Chao Xu Hu Wan +2 位作者 ke-ni qiu Tao Li Wei-Gong Zhang 《Journal of Computer Science & Technology》 SCIE EI CSCD 2016年第4期836-848,共13页
Emerging byte-addressable non-volatile memory technologies, such as phase change memory (PCM) and spin- transfer torque RAM (STT-RAM), offer both the byte-addressability of memory and the durability of storage, th... Emerging byte-addressable non-volatile memory technologies, such as phase change memory (PCM) and spin- transfer torque RAM (STT-RAM), offer both the byte-addressability of memory and the durability of storage, thus making it feasible to build single-level store systems. To ensure the consistency of persistent data structures in the presence of power failures or system crashes, it requires flushing cache lines to persistent memory frequently, thus incurring non-trivial synchronization overhead. To mitigate this issue, we propose two techniques. First, we use non-volatile STT-RAM as scratchpad memory on chip to store recovery information, thereby eliminating synchronization cost in the logging phase due to the avoidance of off-chip logging operations. Second, we present an adaptive synchronization policy based on caching modes in terms of data access patterns, thereby eliminating unnecessary synchronization cost in the checkpoint phase. Evaluation results indicate that the two techniques improve the overall performance from 2.15x to 2.39x compared with conventional transactional persistent memory. 展开更多
关键词 crash consistency synchronization cost persistent memory power failure mobile system
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部