期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Modular Timing Constraints for Delay-Insensitive Systems 被引量:2
1
作者 Hoon Park Anping He +2 位作者 marly roncken Xiaoyu Song Ivan Sutherland 《Journal of Computer Science & Technology》 SCIE EI CSCD 2016年第1期77-106,共30页
This paper introduces ARCtimer, a framework for modeling, generating, verifying, and enforcing timing constraints for individual self-timed handshake components. The constraints guarantee that the component's gate-le... This paper introduces ARCtimer, a framework for modeling, generating, verifying, and enforcing timing constraints for individual self-timed handshake components. The constraints guarantee that the component's gate-level circuit implementation obeys the component's handshake protocol specification. Because the handshake protocols are delayinsensitive, self-timed systems built using ARCtimer-verified components are also delay-insensitive. By carefully considering time locally, we can ignore time globally. ARCtimer comes early in the design process as part of building a library of verified components for later system use. The library also stores static timing analysis (STA) code to validate and enforce the component's constraints in any self-timed system built using the library. The library descriptions of a handshake component's circuit, protocol, timing constraints, and STA code are robust to circuit modifications applied later in the design process by technology mapping or layout tools. In addition to presenting new work and discussing related work, this paper identifies critical choices and explains what modular timing verification entails and how it works. 展开更多
关键词 self-timed circuit delay-insensitive system model checking timing analysis design pattern
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部