期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Delay Optimized Architecture for On-Chip Communication 被引量:1
1
作者 Sheraz Anjum Jie Chen +1 位作者 pei-pei yue Jian Liu 《Journal of Electronic Science and Technology of China》 2009年第2期104-109,共6页
Networks-on-chip (NoC), a new system on chip (SoC) paradigm, has become a great focus of research by many groups during the last few years. Among all the NoC architectures that have been proposed until now, 2D-Mes... Networks-on-chip (NoC), a new system on chip (SoC) paradigm, has become a great focus of research by many groups during the last few years. Among all the NoC architectures that have been proposed until now, 2D-Mesh has proved to be the best architecture for implementation due to its regular and simple interconnection structure. In this paper, we propose a new interconnect architecture called 2D-diagonal mesh (2DDgl-Mesh) for on-chip communication. The 2DDglMesh is almost similar to traditional 2D-Mesh in aspects of cost, area, and implementation, but it can outperform the later in delay. The both architectures are compared by using NS-2 (a network simulator) and CINS1M (a component based interconnection simulator) under the same traffic models and parametric conditions. The results of comparison show that under the proposed architecture, the packets can almost always be routed to their destinations in less time. In addition, our archi- tecture can sometimes perform better than 2D-Mesh in drop ratio for special fixed traffic models. 展开更多
关键词 Index Terms-2D-Mesh NETWORKS-ON-CHIP networksimulator 2 traffic models system on chip.
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部